

# Bridgetek Pte Ltd FT800 (Embedded Video Engine)

The FT800 is an easy to use graphic controller targeted for embedded applications to generate high-quality Human Machine Interfaces (HMIs). It has the following features:

- FT800 functionality includes graphic controller, audio processing, and resistive touch controller.
- Embedded Video Engine (EVE) with widget support can offload the system MPU and provide a variety of graphic features
- Built-in graphics operations allow users with little expertise to create high-quality display
- Integrated with 4-wire touch-screen controller incorporating median filtering and touch force sensing. Hardware engine can recognize touch tags and track touch movement. It provides notification for up to 255 touch tags.
- Standard serial interface to host MPU/MCU with SPI up to 30MHz or I<sup>2</sup>C clocking up to 3.4MHz
- Programmable interrupt controller provides interrupts to host MPU/MCU
- Built-in 12MHz crystal oscillator with PLL providing 48MHz or 36MHz system clock
- Video RGB parallel output (default RGB data width of 6-6-6) with 2 bit dithering; configurable to support resolution up to 512x512 and LCD R/G/B data width of 1 to 6
- Programmable timing to adjust HSYNC and VSYNC timing, enabling interface to numerous displays



- Support for LCD display in WQVGA (480x272) and QVGA (320x240) formats with data enable (DE) support mode and VSYNC/HSYNC mode
- The FT800 calculates for 8-bit colour despite only providing pins for 6-bit (RGB-6,6,6); this improves the half tone appearance
- Display enable control output to LCD panel
- Mono audio channel output with PWM output
- 64 voice polyphonic sound synthesizer
- Audio wave playback for mono 8-bit linear PCM, 4-bit ADPCM and μ-Law coding format at sampling frequency from 8 kHz to 48 kHz. Built-in digital filter reduces the system design complexity of external filtering
- PWM output for backlight dimming control for LED
- Low power consumption for portable application, 24mA active (typical) and 10-25 uA sleep (typical)
- No frame buffer RAM required
- Advanced object oriented architecture enables low cost MPU/MCU as system host using I<sup>2</sup>C and SPI interfaces
- Power mode control allows chip to be put in power down, sleep and standby states
- Supports host interface I/O voltage from 1.8V to 3.3V
- Internal voltage regulator supplies 1.2V to the digital core
- -40°C to 85°C extended operating temperature range
- Available in a compact Pb-free, VQFN-48, 7mm X 7mm X 0.9mm package, RoHS compliant

Neither the whole nor any part of the information contained in, or the product described in this manual, may be adapted or reproduced in any material or electronic form without the prior written consent of the copyright holder. This product and its documentation are supplied on an as-is basis and no warranty as to their suitability for any particular purpose is either made or implied. Bridgetek Pte Ltd will not accept any claim for damages howsoever arising as a result of use or failure of this product. Your statutory rights are not affected. This product or any variant of it is not intended for use in any medical appliance, device or system in which the failure of the product might reasonably be expected to result in personal injury. This document provides preliminary information that may be subject to change without notice. No freedom to use patents or other intellectual property rights is implied by the publication of this document. Bridgetek Pte Ltd, 178 Paya Lebar Road, #07-03, Singapore 409030. Singapore Registered Company Number: 201542387H



# **1** Typical Applications

- Point of Sales Machines
- Multi-function Printers
- Instrumentation
- Home Security Systems
- Graphic touch pad remote, dial pad
- Tele / Video Conference Systems
- Phones and Switchboards
- Medical Appliances
- Blood Pressure displays
- Heart monitors
- Glucose level displays
- Breathalyzers
- Gas chromatographs

- Power meter
- Home appliance devices
- Set-top box
- Thermostats
- Sprinkler system displays
- Medical Appliances
- GPS / SatNav
- Vending Machine Control Panels
- Elevator Controls
- .....and many more

### 1.1 Part Numbers

| Part Number Package                                       |  |  |  |  |
|-----------------------------------------------------------|--|--|--|--|
| FT800Q-x 48 Pin VQFN, pitch 0.5mm, body 7mm x 7mm x 0.9mm |  |  |  |  |
| Table 1- Video Controller Part Numbers                    |  |  |  |  |

**Note:** Packaging codes for x is:

-R: Taped and Reel, (VQFN in 3000 pieces per reel)

-T: Tray packing, (VQFN in 260 pieces per tray)

For example: FT800Q-R is 3000 VQFN pieces in taped and reel packaging



### 2 FT800 Block Diagram



Figure 2-1 FT800 Block Diagram

For a description of each function please refer to Section 4.



Figure 2-2 FT800 System Design Diagram

FT800 or EVE (Embedded Video Engine) simplifies the system architecture for advanced human machine interfaces (HMIs) by providing functionality for display, audio, and touch as well as an object oriented architecture approach that extends from display creation to the rendering of the graphics.



| <u>Table</u> | e of Contents                         |
|--------------|---------------------------------------|
| 1 1          | Typical Applications2                 |
| 1.1          | Part Numbers2                         |
| 2 F          | T800 Block Diagram3                   |
| 3 [          | Device Pin Out and Signal Description |
| 3.1          | VQFN-48 Package Pin Out6              |
| 3.2          | Pin Description7                      |
| 4 F          | Function Description10                |
|              | Serial Host Interface10               |
| 4.1.         | 1 SPI Interface                       |
| 4.1.         | 2 I <sup>2</sup> C Interface          |
| 4.1.         | 3 Serial Data Protocol                |
| 4.1.         | 4 Host Memory Read12                  |
| 4.1.         | 5 Host Memory Write                   |
| 4.1.         | 6 Host Command13                      |
| 4.1.         | 7 Interrupts                          |
| 4.2          | System Clock15                        |
| 4.2.         | 1 Clock Source                        |
| 4.2.         | 2 Phase Locked Loop16                 |
| 4.2.         | 3 Clock Enable                        |
| 4.2.         | 4 Clock Frequency                     |
| 4.3          | Graphics Engine16                     |
| 4.3.         | 1 Introduction                        |
| 4.3.         | 2 ROM and RAM Fonts 17                |
| 4.4          | Parallel RGB Interface20              |
| 4.5          | Miscellaneous Control21               |
| 4.5.         | 1 Backlight Control Pin 21            |
| 4.5.         | 2 DISP Control Pin                    |
| 4.5.         | 3 General Purpose IO pins             |
| 4.5.         | 4 Pins Drive Current Control          |
| 4.6          | Audio Engine22                        |
| 4.6.         |                                       |
| 4.6.         | 2 Audio Playback                      |
| 4.7          | Touch-Screen Engine24                 |
| 4.8          | Power Management26                    |



Document No.: BRT\_000039 Clearance No.: BRT#001

| 4.8.                                                                           | 1 Power supply                                                                                                                                                                                                                                                                                                 | 26                                                                                     |
|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| 4.8.                                                                           | 2 Internal Regulator and POR                                                                                                                                                                                                                                                                                   | 26                                                                                     |
| 4.8.                                                                           | 3 Power Modes                                                                                                                                                                                                                                                                                                  | 27                                                                                     |
| 5 F                                                                            | T800 Memory Map                                                                                                                                                                                                                                                                                                | . 30                                                                                   |
| 5.1                                                                            | FT800 Registers                                                                                                                                                                                                                                                                                                | 30                                                                                     |
| 6 C                                                                            | Devices Characteristics and Ratings                                                                                                                                                                                                                                                                            | . 33                                                                                   |
| 6.1                                                                            | Absolute Maximum Ratings                                                                                                                                                                                                                                                                                       | 33                                                                                     |
| 6.2                                                                            | DC Characteristics                                                                                                                                                                                                                                                                                             | 33                                                                                     |
| 6.3                                                                            | Touch Sense Characteristics                                                                                                                                                                                                                                                                                    |                                                                                        |
| 6.4                                                                            | AC Characteristics                                                                                                                                                                                                                                                                                             | 35                                                                                     |
| 6.4.                                                                           | 1 System clock                                                                                                                                                                                                                                                                                                 | 35                                                                                     |
| 6.4.                                                                           | 2 Host Interface SPI Mode 0                                                                                                                                                                                                                                                                                    | 35                                                                                     |
| 6.4.                                                                           | 3 Host Interface I2C Mode Timing                                                                                                                                                                                                                                                                               | 36                                                                                     |
| 6.4.                                                                           | 4 RGB Video Timing                                                                                                                                                                                                                                                                                             | 36                                                                                     |
| 7 A                                                                            | Application Examples                                                                                                                                                                                                                                                                                           | . 38                                                                                   |
| 7.1                                                                            | Examples of LCD Interface connection                                                                                                                                                                                                                                                                           | 38                                                                                     |
|                                                                                | • • • • • • • • • • • • • • • • • • • •                                                                                                                                                                                                                                                                        |                                                                                        |
| 7.2                                                                            | Examples of PWM Audio Circuits                                                                                                                                                                                                                                                                                 |                                                                                        |
|                                                                                | Examples of PWM Audio Circuits                                                                                                                                                                                                                                                                                 | 38                                                                                     |
|                                                                                | -                                                                                                                                                                                                                                                                                                              | 38<br>. 39                                                                             |
| 8 F<br>8.1                                                                     | Examples of PWM Audio Circuits<br>Package Parameters                                                                                                                                                                                                                                                           | 38<br>. 39<br>39                                                                       |
| 8 F<br>8.1<br>8.1.                                                             | Examples of PWM Audio Circuits<br>Package Parameters<br>VQFN-48 Package Dimensions                                                                                                                                                                                                                             | <b>38</b><br>. <b>39</b><br><b>39</b><br>39                                            |
| 8 F<br>8.1<br>8.1.                                                             | Examples of PWM Audio Circuits<br>Package Parameters<br>VQFN-48 Package Dimensions                                                                                                                                                                                                                             | 38<br>. 39<br>39<br>39<br>39                                                           |
| 8 F<br>8.1<br>8.1.<br>8.1.<br>8.2                                              | Examples of PWM Audio Circuits<br>Package Parameters                                                                                                                                                                                                                                                           | 38<br>39<br>39<br>39<br>39<br>39                                                       |
| 8 F<br>8.1<br>8.1.<br>8.1.<br>8.2<br>8.3                                       | Examples of PWM Audio Circuits<br>Package Parameters                                                                                                                                                                                                                                                           | 38<br>39<br>39<br>39<br>39<br>39<br>40<br>41                                           |
| 8 F<br>8.1<br>8.1.<br>8.2<br>8.3<br>9 (                                        | Examples of PWM Audio Circuits<br>Package Parameters                                                                                                                                                                                                                                                           | 38<br>.39<br>39<br>39<br>39<br>40<br>41<br>.42                                         |
| 8 F<br>8.1<br>8.1.<br>8.2<br>8.3<br>9 C<br>Appe                                | Examples of PWM Audio Circuits<br>Package Parameters                                                                                                                                                                                                                                                           | 38<br>39<br>39<br>39<br>40<br>41<br>41<br>. 42<br>. 43                                 |
| 8 F<br>8.1<br>8.1.<br>8.2<br>8.3<br>9 C<br>Appe<br>Docu                        | Examples of PWM Audio Circuits<br>Package Parameters<br>VQFN-48 Package Dimensions                                                                                                                                                                                                                             | 38<br>.39<br>39<br>39<br>40<br>41<br>.42<br>.43<br>43                                  |
| 8 F<br>8.1<br>8.1.<br>8.2<br>8.3<br>9 C<br>Appe<br>Docu<br>Acro                | Examples of PWM Audio Circuits<br>Package Parameters<br>VQFN-48 Package Dimensions                                                                                                                                                                                                                             | 38<br>39<br>39<br>39<br>40<br>41<br>. 42<br>. 43<br>43<br>43                           |
| 8 F<br>8.1<br>8.1<br>8.2<br>8.3<br>9 C<br>Appe<br>Docu<br>Acro<br>Appe         | Examples of PWM Audio Circuits<br>Package Parameters<br>VQFN-48 Package Dimensions                                                                                                                                                                                                                             | 38<br>. 39<br>39<br>39<br>39<br>40<br>41<br>. 42<br>. 43<br>43<br>43<br>43<br>43       |
| 8 F<br>8.1<br>8.1<br>8.2<br>8.3<br>9 C<br>Appe<br>Docu<br>Acro<br>Appe<br>List | Examples of PWM Audio Circuits<br>Package Parameters<br>VQFN-48 Package Dimensions<br>1 Top Side<br>2 Bottom Side<br>VQFN-48 Package Dimensions<br>Solder Reflow Profile<br>Contact Information<br>endix A – References<br>ument References<br>onyms and Abbreviations<br>endix B - List of Figures and Tables | 38<br>. 39<br>39<br>39<br>39<br>40<br>41<br>. 42<br>. 43<br>43<br>43<br>43<br>43<br>44 |



## **3** Device Pin Out and Signal Description

### 3.1 VQFN-48 Package Pin Out



Figure 3-1 Pin Configuration VQFN-48 (top view)



### 3.2 Pin Description

| Pin No. | Name              | Туре | Description                                                                         |
|---------|-------------------|------|-------------------------------------------------------------------------------------|
| 1       | AUDIO_L           | 0    | Audio PWM out, push-pull output, 16mA                                               |
|         | —                 |      | sink/source current.                                                                |
|         |                   |      | Pad powered from pin VCC.                                                           |
| 2       | GND               | Р    | Ground                                                                              |
| 3       | SPI_SCLK/ I2C_SCL | Ι    | In SPI mode: SPI SCLK input.                                                        |
|         |                   |      | In I2C mode: SCL input, need external $1k\Omega \sim$                               |
|         |                   |      | $4.7k\Omega$ pull up to VCCIO.                                                      |
|         |                   |      | Input pad with Schmitt trigger, 3.3V tolerant.                                      |
| 4       |                   | 1/0  | Pad powered from pin VCCIO.                                                         |
| 4       | MISO/ I2C_SDA     | I/O  | In SPI mode: SPI MISO output.<br>In I2C mode: SDA input/Open Drain Output,          |
|         |                   |      | need external1k $\Omega \sim 4.7 k\Omega$ pull up to VCCIO.                         |
|         |                   |      | Input with Schmitt trigger, 3.3V tolerant,                                          |
|         |                   |      | 4/8/12/16mA sink/source current.                                                    |
|         |                   |      | Pad powered from pin VCCIO.                                                         |
| 5       | MOSI/ I2C_SA0     | I    | In SPI mode: SPI MOSI input.                                                        |
|         |                   |      | In I2C mode: Input, bit 0 of I2C device address.                                    |
|         |                   |      | Input pad, 3.3V tolerant.                                                           |
|         |                   |      | Pad powered from pin VCCIO.                                                         |
| 6       | CS_N/ I2C_SA1     | I    | In SPI mode: SPI CS_N input, active low.                                            |
|         |                   |      | In I2C mode: Input, bit 1 of I2C device address.                                    |
|         |                   |      | Input pad, 3.3V tolerant.<br>Pad powered from pin VCCIO.                            |
| 7       | GPIO0/ I2C_SA2    | I/O  | In SPI mode: General purpose input, output port.                                    |
| /       | GF100/ 12C_3A2    | 1/0  | In I2C mode: Input, bit 2 of I2C device address.                                    |
|         |                   |      | Push-pull, three-state output. 3.3V tolerant,                                       |
|         |                   |      | 4/8/12/16mA sink/source current.                                                    |
|         |                   |      | Pad powered from pin VCCIO.                                                         |
| 8       | GPIO1             | I/O  | General purpose input, output port.                                                 |
|         |                   |      | Push-pull, three-state output. 3.3V tolerant,                                       |
|         |                   |      | 4/8/12/16mA sink/source current.                                                    |
| -       | 1/0010            | -    | Pad powered from pin VCCIO.                                                         |
| 9       | VCCIO             | Р    | I/O power supply, connect a 0.1uF decoupling capacitor. Support 1.8V, 2.5V or 3.3V. |
|         |                   |      | Note: VCCIO supply to IO pads from pin 3 to 12                                      |
|         |                   |      | only.                                                                               |
| 10      | MODE              | I    | Host interface SPI(pull low) or I2C(pull up) mode                                   |
|         |                   | -    | select input, 3.3V tolerant                                                         |
|         |                   |      | Pad powered from pin VCCIO.                                                         |
| 11      | INT_N             | OD   | Host Interrupt, open drain output, active low,                                      |
|         |                   |      | pull up to VCCIO through a $1k\Omega \sim 10k\Omega$ resistor.                      |
| 12      | PD_N              | Ι    | Power down input, active low, 3.3V tolerant, pull                                   |
|         |                   |      | up to VCCIO through $47k\Omega$ resistor and 100nF to                               |
|         |                   |      | ground.                                                                             |
| 12      | X1/ CLK           | т    | Pad powered from pin VCCIO.                                                         |
| 13      | AI/ ULK           | I    | Crystal oscillator or clock input; Connect to GND if not used.                      |
|         |                   |      | 3.3V peak input allowed.                                                            |
|         |                   |      | Pad powered from pin VCC.                                                           |
| 14      | X2                | 0    | Crystal oscillator output; leave open if not used.                                  |
|         |                   | -    | Pad powered from pin VCC.                                                           |
| 15      | GND               | Р    | Ground                                                                              |
| 16      | VCC               | Р    | 3.3V power supply input.                                                            |
| 17      | VCC1V2            | 0    | 1.2V regulator output pin. Connect a 4.7uF                                          |
|         |                   |      | decoupling capacitor to GND.                                                        |
| 18      | VCC               | Р    | 3.3V power supply input.                                                            |
| 19      | X+                | AI/O | Connect to X right electrode of 4-wire touch-                                       |
|         |                   |      | screen panel.                                                                       |



Document No.: BRT\_000039 Clearance No.: BRT#001

| Pin No.         Name         Type         Description           20         Y+         AI/O         Connect to Y top electrode of 4-wire touch-screed panel.           21         X-         AI/O         Connect to Y top electrode of 4-wire touch-screen panel.           21         X-         AI/O         Connect to Y bottom electrode of 4-wire touch-screen panel.           22         Y-         AI/O         Connect to Y bottom electrode of 4-wire touch-screen panel.           23         GND         P         Ground           24         BACKLIGHT         O         LED Backlight brightness PWM controls signal, push-pull output, 4/8mA sink/source current.           25         DE         O         LCD Date Table, push-pull output, 4/8mA sink/source current.           26         VSYNC         O         LCD Vertical Sync, push-pull output, 4/8mA sink/source current.           27         HSYNC         O         LCD Vertical Sync, push-pull output, 4/8mA sink/source current.           28         DISP         O         General purpose output pin for LCD Display Enable, push-pull output, 4/8mA sink/source current.           29         PCLK         O         LCD Pixel Clock, push-pull output, 4/8mA sink/source current.           21         B6         O         Bit 7 of Blue RGB signals, push-pull output, 4/8mA sink/source current. <t< th=""><th>20Y+AI/OPad pow<br/>Connect<br/>panel.<br/>Pad pow21X-AI/OConnect<br/>screen p<br/>Pad pow22Y-AI/OConnect<br/>screen p<br/>Pad pow23GNDPGround24BACKLIGHTOLED Bac<br/>sink/sou<br/>Pad pow25DEOLCD Dat<br/>sink/sou<br/>Pad pow26VSYNCOLCD Hor<br/>sink/sou<br/>Pad pow27HSYNCOLCD Hor<br/>sink/sou<br/>Pad pow28DISPOGeneral<br/>Enable,<br/>current.<br/>register.<br/>Pad pow29PCLKOLCD Pixe<br/>sink/sou<br/>Pad pow30B7OBit 7 of 1<br/>4/8m As<br/>Pad pow31B6OBit 6 of 1<br/>4/8m As<br/>Pad pow32B5OBit 3 of 1<br/>4/8m As<br/>Pad pow33B4OBit 3 of 1<br/>4/8m As<br/>Pad pow34B3OBit 3 of 1<br/>4/8m As<br/>Pad pow35B2OBit 3 of 1<br/>4/8m As<br/>Pad pow36GNDPGround37G7OBit 6 of 1<br/>4/8m As<br/>Pad pow38G6OBit 6 of 1<br/>4/8m As<br/>Pad pow39G5OBit 5 of 1</th><th></th></t<> | 20Y+AI/OPad pow<br>Connect<br>panel.<br>Pad pow21X-AI/OConnect<br>screen p<br>Pad pow22Y-AI/OConnect<br>screen p<br>Pad pow23GNDPGround24BACKLIGHTOLED Bac<br>sink/sou<br>Pad pow25DEOLCD Dat<br>sink/sou<br>Pad pow26VSYNCOLCD Hor<br>sink/sou<br>Pad pow27HSYNCOLCD Hor<br>sink/sou<br>Pad pow28DISPOGeneral<br>Enable,<br>current.<br>register.<br>Pad pow29PCLKOLCD Pixe<br>sink/sou<br>Pad pow30B7OBit 7 of 1<br>4/8m As<br>Pad pow31B6OBit 6 of 1<br>4/8m As<br>Pad pow32B5OBit 3 of 1<br>4/8m As<br>Pad pow33B4OBit 3 of 1<br>4/8m As<br>Pad pow34B3OBit 3 of 1<br>4/8m As<br>Pad pow35B2OBit 3 of 1<br>4/8m As<br>Pad pow36GNDPGround37G7OBit 6 of 1<br>4/8m As<br>Pad pow38G6OBit 6 of 1<br>4/8m As<br>Pad pow39G5OBit 5 of 1 |                                                                                                                                        |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 20       Y+       AI/O       Connect to Y top electrode of 4-wire touch-screen panel.<br>Pad powered from pin VCC.         21       X-       AI/O       Connect to X left electrode of 4-wire touch-screen panel.<br>Pad powered from pin VCC.         22       Y-       AI/O       Connect to Y bottom electrode of 4-wire touch-screen panel.<br>Pad powered from pin VCC.         23       GND       P       Ground         24       BACKLIGHT       O       LED Backlight brightness PWM controls signal,<br>push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         25       DE       O       LCD Data famble, push-pull output, 4/8mA<br>sink/source current.<br>Pad powered from pin VCC.         26       VSYNC       O       LCD Vertical Sync, push-pull output, 4/8mA<br>sink/source current.<br>Pad powered from pin VCC.         27       HSYNC       O       LCD Horizontal Sync, push-pull output, 4/8mA<br>sink/source current.<br>Pad powered from pin VCC.         28       DISP       O       General purpose output pin for LCD Display<br>Enable, push-pull output, 4/8mA sink/source<br>current. Control by writing to Bit 7 of REG_GPIO<br>register.<br>Pad powered from pin VCC.         29       PCLK       O       LCD Pixe RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.         31       B6       O       Bit 7 of Bite RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.         32       B5<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20Y+AI/OConnect<br>panel.<br>Pad pow21X-AI/OConnect<br>screen p<br>Pad pow22Y-AI/OConnect<br>screen p<br>Pad pow23GNDPGround24BACKLIGHTOLED Bac<br>push-pu<br>Pad pow25DEOLCD Dat<br>sink/sou<br>Pad pow26VSYNCOLCD Ver<br>sink/sou<br>Pad pow27HSYNCOLCD Fix<br>sink/sou<br>Pad pow28DISPOGeneral<br>enable,<br>current.<br>register.<br>Pad pow29PCLKOSink/sou<br>Pad pow30B7OBit 7 of<br>4/8m s<br>Pad pow31B6OBit 6 of<br>4/8m s<br>Pad pow33B4OBit 4 of<br>4/8m s<br>Pad pow34B3OBit 3 of<br>4/8m s<br>Pad pow35B2OBit 2 of 1<br>4/8m s<br>Pad pow36GNDPGround<br>4/8m s<br>Pad pow37G7OBit 7 of 1<br>4/8m s<br>Pad pow38G6OBit 6 of 1<br>4/8m s<br>Pad pow                                                                       | Description<br>owered from pin VCC.                                                                                                    |
| 22       Y-       AI/O       Connect to Y bottom electrode of 4-wire touch-screen panel.<br>Pad powered from pin VCC.         23       GND       P       Ground         24       BACKLIGHT       O       LED Backlight brightness PWM controls signal, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         25       DE       O       LCD Data Enable, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         26       VSYNC       O       LCD Vertical Sync, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         27       HSYNC       O       LCD Horizontal Sync, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         28       DISP       O       General purpose output pin for LCD Display Enable, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         29       PCLK       O       LCD Pixel Clock, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         30       B7       O       Bit 7 of Blue RGB signals, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         31       B6       O       Bit 6 of Blue RGB signals, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         33       B4       O       Bit 4 of Blue RGB signals, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         34       B3       O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 22Y-AI/OScreen p<br>Pad pow23GNDPGround24BACKLIGHTOLED Bac<br>push-pu25DEOLCD Dat<br>sink/sou<br>Pad pow26VSYNCOLCD Ver<br>sink/sou<br>Pad pow27HSYNCOLCD Hor<br>sink/sou<br>Pad pow28DISPOGeneral<br>Enable,<br>current.<br>register,<br>Pad pow29PCLKOLCD Pix<br>sink/sou<br>Pad pow30B7OBit 7 of 1<br>4/8mA s<br>Pad pow31B6OBit 6 of 1<br>4/8mA s<br>Pad pow33B4OBit 3 of 1<br>4/8mA s<br>Pad pow34B3OBit 2 of 1<br>4/8mA s<br>Pad pow35B2OBit 2 of 1<br>4/8mA s<br>Pad pow36GNDPGround<br>4/8mA s<br>Pad pow38G6OBit 6 of 0<br>4/8mA s<br>Pad pow39G5OBit 6 of 0<br>4/8mA s<br>Pad pow                                                                                                                                            | ect to Y top electrode of 4-wire touch-screen<br>owered from pin VCC.                                                                  |
| 22       Y-       AI/O       Connect to Y bottom electrode of 4-wire touch-screen panel.<br>Pad powered from pin VCC.         23       GND       P       Ground         24       BACKLIGHT       O       LED Backlight brightness PWM controls signal, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         25       DE       O       LCD Data Enable, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         26       VSYNC       O       LCD Vertical Sync, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         27       HSYNC       O       LCD Horizontal Sync, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         28       DISP       O       General purpose output pin for LCD Display Enable, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         29       PCLK       O       LCD Pixel Clock, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         30       B7       O       Bit 7 of Blue RGB signals, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         31       B6       O       Bit 6 of Blue RGB signals, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         33       B4       O       Bit 4 of Blue RGB signals, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         33       B4       O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 22Y-AI/OConnect<br>screen p<br>Pad pow23GNDPGround24BACKLIGHTOLED Bac<br>push-pu25DEOLCD Dat<br>sink/sou<br>Pad pow26VSYNCOLCD Ver<br>sink/sou<br>Pad pow27HSYNCOLCD Ver<br>sink/sou<br>Pad pow28DISPOGeneral<br>Enable,<br>current.<br>register.<br>Pad pow29PCLKOLCD Pix<br>sink/sou<br>Pad pow30B7OBit 7 of 1<br>4/8mA s<br>Pad pow31B6OBit 6 of 1<br>4/8mA s<br>Pad pow33B4OBit 3 of 1<br>4/8mA s<br>Pad pow34B3OBit 3 of 1<br>4/8mA s<br>Pad pow35B2OBit 3 of 1<br>4/8mA s<br>Pad pow36GNDPGround<br>4/8mA s<br>Pad pow38G6OBit 6 of 4<br>4/8mA s<br>Pad pow39G5OBit 5 of 0<br>A/8mA s<br>Pad pow                                                                                                                                 | n panel.                                                                                                                               |
| 23         GND         P         Ground           24         BACKLIGHT         0         LED Backlight brightness PWM controls signal,<br>push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.           25         DE         0         LCD Data Enable, push-pull output, 4/8mA<br>sink/source current.<br>Pad powered from pin VCC.           26         VSYNC         0         LCD Vertical Sync, push-pull output, 4/8mA<br>sink/source current.<br>Pad powered from pin VCC.           27         HSYNC         0         LCD Horizontal Sync, push-pull output, 4/8mA<br>sink/source current.<br>Pad powered from pin VCC.           28         DISP         0         General purpose output pin for LCD Display<br>Enable, push-pull output, 4/8mA sink/source<br>current. Control by writing to Bit 7 of REG_GPIO<br>register.<br>Pad powered from pin VCC.           29         PCLK         0         LCD Pixel Clock, push-pull output, 4/8mA<br>sink/source current.<br>Pad powered from pin VCC.           30         B7         0         Bit 7 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.           31         B6         0         Bit 6 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.           33         B4         0         Bit 4 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.           34         B3         0         Bit 3 of Blue RGB signals, push-pull output,<br>4/8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 23GNDPGround24BACKLIGHTOLED Bac<br>push-pu25DEOLCD Dat<br>sink/sou<br>Pad pow26VSYNCOLCD Ver<br>sink/sou<br>Pad pow27HSYNCOLCD Hat<br>sink/sou<br>Pad pow28DISPOGeneral<br>Enable,<br>current,<br>register,<br>Pad pow29PCLKOLCD Pixe<br>sink/sou<br>Pad pow30B7OBit 7 of<br>4/8mA s<br>Pad pow31B6OBit 6 of<br>4/8mA s<br>Pad pow33B4OBit 3 of<br>4/8mA s<br>Pad pow34B3OBit 3 of<br>4/8mA s<br>Pad pow35B2OBit 3 of<br>4/8mA s<br>Pad pow36GNDPGround<br>4/8mA s<br>Pad pow38G6OBit 6 of<br>4/8mA s<br>Pad pow39G5OBit 5 of<br>4/8mA s<br>Pad pow                                                                                                                                                                                    | ect to Y bottom electrode of 4-wire touch-<br>n panel.                                                                                 |
| 24       BACKLIGHT       0       LED Backlight brightness PWM controls signal, push-pull output, 4/8mA sink/source current.         25       DE       0       LCD Data Enable, push-pull output, 4/8mA sink/source current.         26       VSYNC       0       LCD Vertical Sync, push-pull output, 4/8mA sink/source current.         26       VSYNC       0       LCD Vertical Sync, push-pull output, 4/8mA sink/source current.         27       HSYNC       0       LCD Horizontal Sync, push-pull output, 4/8mA sink/source current.         28       DISP       0       General purpose output pin for LCD Display Enable, push-pull output, 4/8mA sink/source current.         28       DISP       0       General purpose output pin for LCD Display Enable, push-pull output, 4/8mA sink/source current.         29       PCLK       0       LCD Pixel Clock, push-pull output, 4/8mA sink/source current.         30       B7       0       Bit 7 of Blue RGB signals, push-pull output, 4/8mA sink/source current.         31       B6       0       Bit 6 of Blue RGB signals, push-pull output, 4/8mA sink/source current.         33       B4       0       Bit 4 of Blue RGB signals, push-pull output, 4/8mA sink/source current.         34       B3       0       Bit 3 of Blue RGB signals, push-pull output, 4/8mA sink/source current.         34       B3       0       Bit 4 o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 24BACKLIGHTOLED Bac<br>push-pu<br>Pad pow25DEOLCD Dat<br>sink/sou<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                        |
| 25       DE       O       LCD Data Enable, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         26       VSYNC       O       LCD Vertical Sync, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         26       VSYNC       O       LCD Vertical Sync, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         27       HSYNC       O       LCD Horizontal Sync, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         28       DISP       O       General purpose output pin for LCD Display Enable, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         29       PCLK       O       LCD Pixel Clock, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         30       B7       O       Bit 7 of Blue RGB signals, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         31       B6       O       Bit 6 of Blue RGB signals, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         32       B5       O       Bit 5 of Blue RGB signals, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         33       B4       O       Bit 4 of Blue RGB signals, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         34       B3       O       Bit 3 of Blue RGB signals, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 25DEOLCD Dat<br>sink/sou<br>Pad pow26VSYNCOLCD Ver<br>sink/sou<br>Pad pow27HSYNCOLCD Hor<br>sink/sou<br>Pad pow28DISPOGeneral<br>Enable,<br>current.<br>register.<br>Pad pow29PCLKOLCD Pix<br>sink/sou<br>Pad pow30B7OBit 7 of 1<br>4/8mA s<br>Pad pow31B6OBit 6 of 1<br>4/8mA s<br>Pad pow32B5OBit 5 of 1<br>4/8mA s<br>Pad pow33B4OBit 3 of 1<br>4/8mA s<br>Pad pow34B3OBit 3 of 1<br>4/8mA s<br>Pad pow36GNDPGround<br>4/8mA s<br>Pad pow38G6OBit 6 of 1<br>4/8mA s<br>Pad pow39G5OBit 5 of 1<br>4/8mA s<br>Pad pow                                                                                                                                                                                                                 |                                                                                                                                        |
| Sink/source current.       Pad powered from pin VCC.         26       VSYNC       O       LCD Vertical Sync, push-pull output, 4/8mA sink/source current.         27       HSYNC       O       LCD Horizotal Sync, push-pull output, 4/8mA sink/source current.         27       HSYNC       O       LCD Horizotal Sync, push-pull output, 4/8mA sink/source current.         28       DISP       O       General purpose output pin for LCD Display Enable, push-pull output, 4/8mA sink/source current. Control by writing to Bit 7 of REG_GPIO register.         29       PCLK       O       LCD Pixel Clock, push-pull output, 4/8mA sink/source current.         29       PCLK       O       LCD Pixel Clock, push-pull output, 4/8mA sink/source current.         30       B7       O       Bit 7 of Blue RGB signals, push-pull output, 4/8mA sink/source current.         31       B6       O       Bit 6 of Blue RGB signals, push-pull output, 4/8mA sink/source current.         32       B5       O       Bit 5 of Blue RGB signals, push-pull output, 4/8mA sink/source current.         33       B4       O       Bit 4 of Blue RGB signals, push-pull output, 4/8mA sink/source current.         34       B3       O       Bit 4 of Blue RGB signals, push-pull output, 4/8mA sink/source current.         34       B3       O       Bit 4 of Blue RGB signals, push-pull output, 4/8mA sink/source current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 26VSYNC0LCD Ver<br>sink/sou<br>Pad pow27HSYNC0LCD Hor<br>sink/sou<br>Pad pow28DISP0General<br>Enable,<br>current.<br>register.<br>Pad pow29PCLK0LCD Pixe<br>sink/sou<br>Pad pow30B70Bit 7 of 1<br>4/8mA s<br>Pad pow31B60Bit 5 of 1<br>4/8mA s<br>Pad pow32B50Bit 5 of 1<br>4/8mA s<br>Pad pow33B40Bit 4 of 1<br>4/8mA s<br>Pad pow34B30Bit 3 of 1<br>4/8mA s<br>Pad pow35B20Bit 2 of 1<br>4/8mA s<br>Pad pow36GNDP<br>GroundGround<br>4/8mA s<br>Pad pow38G60Bit 6 of 1<br>4/8mA s<br>Pad pow39G50Bit 5 of 1<br>4/8mA s<br>Pad pow                                                                                                                                                                                                    | pull output, 4/8mA sink/source current.                                                                                                |
| 26       VSYNC       0       LCD Vertical Sync, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         27       HSYNC       0       LCD Horizontal Sync, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         28       DISP       0       General purpose output pin for LCD Display Enable, push-pull output, 4/8mA sink/source current. Control by writing to Bit 7 of REG_GPIO register.<br>Pad powered from pin VCC.         29       PCLK       0       LCD Pixel Clock, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         30       B7       0       Bit 7 of Blue RGB signals, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         31       B6       0       Bit 5 of Blue RGB signals, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         32       B5       0       Bit 4 of Blue RGB signals, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         33       B4       0       Bit 3 of Blue RGB signals, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         34       B3       0       Bit 2 of Blue RGB signals, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         35       B2       0       Bit 2 of Blue RGB signals, push-pull output, 4/8mA sink/source current.<br>Pad powered from pin VCC.         34       B3       0       Bit 2 of Blue RGB signals, push-pull output, 4/8mA s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 26VSYNC0LCD Ver<br>sink/sou<br>Pad pow27HSYNC0LCD Hor<br>sink/sou<br>Pad pow28DISP0General<br>Enable,<br>current.<br>register.<br>Pad pow29PCLK0LCD Pixe<br>sink/sou<br>Pad pow30B70Bit 7 of 1<br>4/8mA s<br>Pad pow31B60Bit 6 of 1<br>4/8mA s<br>Pad pow32B50Bit 5 of 1<br>4/8mA s<br>Pad pow33B40Bit 4 of 1<br>4/8mA s<br>Pad pow34B30Bit 2 of 1<br>4/8mA s<br>Pad pow35B20Bit 2 of 1<br>4/8mA s<br>Pad pow36GNDP<br>GroundGround37G70Bit 7 of 1<br>4/8mA s<br>Pad pow38G60Bit 6 of 1<br>4/8mA s<br>Pad pow39G50Bit 5 of 1<br>4/8mA s<br>Pad pow                                                                                                                                                                                     | source current.                                                                                                                        |
| 27HSYNC0LCD Horizontal Sync, push-pull output, 4/8mA<br>sink/source current.<br>Pad powered from pin VCC.28DISP0General purpose output pin for LCD Display<br>Enable, push-pull output, 4/8mA sink/source<br>current. Control by writing to Bit 7 of REG_GPIO<br>register.<br>Pad powered from pin VCC.29PCLK0LCD Pixel Clock, push-pull output, 4/8mA<br>sink/source current.<br>Pad powered from pin VCC.30B70Bit 7 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.31B60Bit 6 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.32B50Bit 5 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.33B40Bit 4 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.34B30Bit 3 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.35B20Bit 2 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.36GNDPGround37G70Bit 7 of Green RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 27HSYNC0LCD Hor<br>sink/sou<br>Pad pow28DISP0General<br>Enable,<br>current.<br>register.<br>Pad pow29PCLK0LCD Pixe<br>sink/sou<br>Pad pow30B70Bit 7 of 1<br>4/8mA s<br>Pad pow31B60Bit 6 of 1<br>4/8mA s<br>Pad pow32B50Bit 5 of 1<br>4/8mA s<br>Pad pow33B40Bit 3 of 1<br>4/8mA s<br>Pad pow34B30Bit 3 of 1<br>4/8mA s<br>Pad pow35B20Bit 2 of 1<br>4/8mA s<br>Pad pow36GNDP<br>4/8mA s<br>Pad pow38G60Bit 6 of 4<br>4/8mA s<br>Pad pow39G50Bit 5 of 1<br>4/8mA s<br>Pad pow                                                                                                                                                                                                                                                          | /ertical Sync, push-pull output, 4/8mA<br>source current.                                                                              |
| 28DISP0General purpose output pin for LCD Display<br>Enable, push-pull output, 4/8mA sink/source<br>current. Control by writing to Bit 7 of REG_GPIO<br>register.<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 28DISP0General<br>Enable,<br>current.<br>register.<br>Pad pow29PCLK0LCD Pixe<br>sink/sou<br>Pad pow30B70Bit 7 of<br>4/8mA s<br>Pad pow31B60Bit 6 of<br>4/8mA s<br>Pad pow32B50Bit 5 of<br>4/8mA s<br>Pad pow33B40Bit 4 of<br>4/8mA s<br>Pad pow34B30Bit 3 of<br>4/8mA s<br>Pad pow35B20Bit 2 of<br>4/8mA s<br>Pad pow36GNDPGround<br>4/8mA s<br>Pad pow38G60Bit 6 of<br>4/8mA s<br>Pad pow39G50Bit 5 of<br>4/8mA s<br>Pad pow                                                                                                                                                                                                                                                                                                          | lorizontal Sync, push-pull output, 4/8mA source current.                                                                               |
| 29PCLK0LCD Pixel Clock, push-pull output, 4/8mA<br>sink/source current.<br>Pad powered from pin VCC.30B70Bit 7 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.31B60Bit 6 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.32B50Bit 5 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.33B40Bit 4 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.34B30Bit 3 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.35B20Bit 3 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.36GNDPGround37G70Bit 7 of Green RGB signals, push-pull output,<br>4 of Green RGB signals, push-pull output,<br>4 of Green RGB signals, push-pull output,<br>4/8mA sink/source current.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 29PCLK0LCD Pixe<br>sink/sou<br>Pad pow30B70Bit 7 of 1<br>4/8mA s<br>Pad pow31B60Bit 6 of 1<br>4/8mA s<br>Pad pow31B60Bit 6 of 1<br>4/8mA s<br>Pad pow32B50Bit 5 of 1<br>4/8mA s<br>Pad pow33B40Bit 4 of 1<br>4/8mA s<br>Pad pow34B30Bit 3 of 1<br>4/8mA s<br>Pad pow35B20Bit 2 of 1<br>4/8mA s<br>Pad pow36GNDPGround37G70Bit 7 of 0<br>4/8mA s<br>Pad pow38G60Bit 6 of 1<br>4/8mA s<br>Pad pow39G50Bit 5 of 1<br>4/8mA s<br>Pad pow                                                                                                                                                                                                                                                                                                   | ral purpose output pin for LCD Display<br>e, push-pull output, 4/8mA sink/source<br>nt. Control by writing to Bit 7 of REG_GPIO<br>er. |
| 30B70Bit 7 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.31B60Bit 6 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.32B50Bit 5 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.33B40Bit 4 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.34B30Bit 3 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 30         B7         0         Bit 7 of 4/8mA s           31         B6         0         Bit 6 of 4/8mA s           31         B6         0         Bit 6 of 4/8mA s           32         B5         0         Bit 5 of 4/8mA s           33         B4         0         Bit 4 of 1           33         B4         0         Bit 3 of 1           34         B3         0         Bit 3 of 1           37         B2         0         Bit 2 of 1           37         G7         0         Bit 7 of 1           38         G6         0         Bit 6 of 4/8mA s           9ad pow         9ad pow         9ad pow           39         G5         0         Bit 3 of 1                                                           | Pixel Clock, push-pull output, 4/8mA source current.                                                                                   |
| 31B6OBit 6 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.32B5OBit 5 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.33B4OBit 4 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.34B3OBit 3 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.35B2OBit 2 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.36GNDPGround37G7OBit 7 of Green RGB signals, push-pull output,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 31B6OBit 6 of 4<br>4/8mA s<br>Pad pow32B5OBit 5 of 4<br>4/8mA s<br>Pad pow33B4OBit 4 of 1<br>4/8mA s<br>Pad pow33B4OBit 3 of 1<br>4/8mA s<br>Pad pow34B3OBit 2 of 1<br>4/8mA s<br>Pad pow35B2OBit 2 of 1<br>4/8mA s<br>Pad pow36GNDPGround37G7OBit 7 of 0<br>4/8mA s<br>Pad pow38G6OBit 6 of 0<br>4/8mA s<br>Pad pow39G5OBit 5 of 0                                                                                                                                                                                                                                                                                                                                                                                                    | of Blue RGB signals, push-pull output,<br>A sink/source current.                                                                       |
| 32B5OBit 5 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.33B4OBit 4 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 32B5OBit 5 of 4<br>4/8mA s<br>Pad pow33B4OBit 4 of 1<br>4/8mA s<br>Pad pow34B3OBit 3 of 1<br>4/8mA s<br>Pad pow35B2OBit 2 of 1<br>4/8mA s<br>Pad pow36GNDPGround37G7OBit 7 of 0<br>4/8mA s<br>Pad pow38G6OBit 6 of 0<br>4/8mA s<br>Pad pow39G5OBit 5 of 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | of Blue RGB signals, push-pull output,<br>A sink/source current.                                                                       |
| 33B4OBit 4 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.34B3OBit 3 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 33B4OBit 4 of 4<br>4/8mA s<br>Pad pow34B3OBit 3 of 4<br>4/8mA s<br>Pad pow35B2OBit 2 of 4<br>4/8mA s<br>Pad pow35B2OBit 2 of 4<br>4/8mA s<br>Pad pow36GNDPGround37G7OBit 7 of 6<br>4/8mA s<br>Pad pow38G6OBit 6 of 6<br>4/8mA s<br>Pad pow39G5OBit 5 of 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | of Blue RGB signals, push-pull output,<br>A sink/source current.                                                                       |
| 34B3OBit 3 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.35B2OBit 2 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 34B3OBit 3 of 1<br>4/8mA s<br>Pad pow35B2OBit 2 of 1<br>4/8mA s<br>Pad pow36GNDPGround37G7OBit 7 of 0<br>4/8mA s<br>Pad pow38G6OBit 6 of 0<br>4/8mA s<br>Pad pow39G5OBit 5 of 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | of Blue RGB signals, push-pull output,<br>A sink/source current.                                                                       |
| 35B2OBit 2 of Blue RGB signals, push-pull output,<br>4/8mA sink/source current.<br>Pad powered from pin VCC.36GNDPGround37G7OBit 7 of Green RGB signals, push-pull output,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 35B2OBit 2 of 436GNDPGround37G7OBit 7 of 438G6OBit 6 of 439G5OBit 5 of 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | of Blue RGB signals, push-pull output,<br>A sink/source current.                                                                       |
| 36GNDPGround37G7OBit 7 of Green RGB signals, push-pull output,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 36GNDPGround37G7OBit 7 of 038G6OBit 6 of 039G5OBit 5 of 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | of Blue RGB signals, push-pull output,<br>A sink/source current.                                                                       |
| 37G7OBit 7 of Green RGB signals, push-pull output,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 37         G7         O         Bit 7 of 4/8mA s           38         G6         O         Bit 6 of 4/8mA s           39         G5         O         Bit 5 of 4/8mA s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                        |
| Pad powered from pin VCC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 38         G6         O         Bit 6 of 9           38         G6         4/8mA s           39         G5         O         Bit 5 of 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | of Green RGB signals, push-pull output,<br>A sink/source current.                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 39         G5         O         Bit 5 of 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | of Green RGB signals, push-pull output,<br>A sink/source current.                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | of Green RGB signals, push-pull output,<br>A sink/source current.                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | of Green RGB signals, push-pull output,                                                                                                |



Document No.: BRT\_000039 Clearance No.: BRT#001

| Pin No. | Name | Туре         | Description                                   |
|---------|------|--------------|-----------------------------------------------|
|         |      |              | 4/8mA sink/source current.                    |
|         |      |              | Pad powered from pin VCC.                     |
| 41      | G3   | 0            | Bit 3 of Green RGB signals, push-pull output, |
|         |      |              | 4/8mA sink/source current.                    |
|         |      |              | Pad powered from pin VCC.                     |
| 42      | G2   | 0            | Bit 2 of Green RGB signals, push-pull output, |
|         |      |              | 4/8mA sink/source current.                    |
|         |      |              | Pad powered from pin VCC.                     |
| 43      | R7   | 0            | Bit 7 of Red RGB signals, push-pull output,   |
|         |      |              | 4/8mA sink/source current.                    |
|         |      |              | Pad powered from pin VCC.                     |
| 44      | R6   | 0            | Bit 6 of Red RGB signals, push-pull output,   |
|         |      |              | 4/8mA sink/source current.                    |
|         |      |              | Pad powered from pin VCC.                     |
| 45      | R5   | 0            | Bit 5 of Red RGB signals, push-pull output,   |
|         |      |              | 4/8mA sink/source current.                    |
|         |      |              | Pad powered from pin VCC.                     |
| 46      | R4   | 0            | Bit 4 of Red RGB signals, push-pull output,   |
|         |      |              | 4/8mA sink/source current.                    |
|         |      |              | Pad powered from pin VCC.                     |
| 47      | R3   | 0            | Bit 3 of Red RGB signals, push-pull output,   |
|         |      |              | 4/8mA sink/source current.                    |
|         |      |              | Pad powered from pin VCC.                     |
| 48      | R2   | 0            | Bit 2 of Red RGB signals, push-pull output,   |
|         |      |              | 4/8mA sink/source current.                    |
|         |      |              | Pad powered from pin VCC.                     |
| EP      | GND  | Р            | Ground. Exposed thermal pad.                  |
|         | Та   | ble 3-1 FT80 | 0Q pin description                            |

### Note:

- Ρ : Power or ground
- : Input : Output Ι
- 0
- : Open drain output OD
- : Bi-direction Input and Output I/O
- ÁI/O : Analog Input and Output



### **4** Function Description

The FT800 is a single chip, embedded graphic controller with the following function blocks:

- Serial Host Interface
- System Clock
- Graphics Engine
- Parallel RGB video interface
- Audio Engine
- Touch-screen Engine
- Power Management

The functions for each block are briefly described in the following subsections.

### 4.1 Serial Host Interface

The FT800 uses a standard serial interface to communicate with most types of microcontrollers and microprocessors. The interface mode is configurable by pull down for SPI and pull up for I<sup>2</sup>C on pin 10 (MODE). Figure 4-1 shows the two alternative mode connections.



SPI Interface Connection

I2C Interface Connection

Figure 4-1 Host Interface Options







Figure 4-2 SPI Interface 1.8-3.3V connection

Figure 4-3 illustrates the FT800 connected to a 5V IO MPU/MCU. The 74LCX125 logic buffer can tolerate 5V signal from the MPU/MCU, and the FT800 input signals are limited to 3.3V.



Figure 4-3 SPI Interface 5V connection



### 4.1.1 SPI Interface

The SPI slave interface operates up to 30MHz. Only SPI mode 0 is supported. Refer to section 6.4.2 for detailed timing specification.

The SPI interface is selected when the MODE pin is tied to GND.

### 4.1.2 I<sup>2</sup>C Interface

The I<sup>2</sup>C slave interface operates up to 3.4MHz, supporting standard-mode, fast-mode, fast-mode plus and high-speed mode. Refer to section 6.4.3for detailed timing specification.

The I<sup>2</sup>C device address is configurable between 20h to 27h depending on the I<sup>2</sup>C\_SA[2:0] pin setting, i.e. the 7-bit I2C slave address is  $0b'0100A_2A_1A_0$ .

The I<sup>2</sup>C interface is selected when the MODE pin is tied to VCCIO.

### 4.1.3 Serial Data Protocol

The FT800 appears to the host MPU/MCU as a memory-mapped SPI or I<sup>2</sup>C device. The host communicates with the FT800 using reads and writes to a large (4 megabyte) address space. Within this address space are dedicated areas for graphics, audio and touch control. Refer to section 5 for the detailed memory map.

The host reads and writes the FT800 address space using SPI or I<sup>2</sup>C transactions. These transactions are memory read, memory write and command write. Serial data is sent by the most significant bit first. For I<sup>2</sup>C transactions, the same byte sequence is encapsulated in the I<sup>2</sup>C protocol.

For SPI operation, each transaction starts with CS\_N goes low, and ends when CS\_N goes high. There's no limit on data length within one transaction, as long as the memory address is continuous.

### 4.1.4 Host Memory Read

For SPI memory read transaction, the host sends two zero bits, followed by the 22-bit address. This is followed by a dummy byte. After the dummy byte, the FT800 responds to each host byte with read data bytes.



Table 4-1 Host memory read transaction (SPI)



For I<sup>2</sup>C memory read transaction, bytes are packed in the I<sup>2</sup>C protocol as follow:

```
[start] <DEVICE ADDRESS + write bit>
<00b+Address[21:16]>
<Address[15:8]>
<Address[7:0]>
[restart] <DEVICE ADDRESS + read bit>
<Read data byte 0>
....
<Read data byte n>[stop]
```

### 4.1.5 Host Memory Write

For SPI memory write transaction, the host sends a 1' bit and 0' bit, followed by the 22-bit address. This is followed by the write data.



```
....
```

```
<Write data byte n> [stop]
```

### 4.1.6 Host Command

When sending a command, the host transmits a 3 byte command. Table 4-3 lists all the host command functions.

**Note:** ACTIVE command is generated by dummy memory read from address 0 when FT800 is in sleep or standby mode.

For SPI command transaction, the host sends a `0' bit and `1' bit, followed by the 6-bit command code. This is followed by 2 bytes 00h.

| 7 | 6 | 5 | 4 | 3      | 2        | 1 | 0 |
|---|---|---|---|--------|----------|---|---|
| 0 | 1 |   |   | Commai | nd [5:0] |   |   |
| 0 | 0 | 0 | 0 | 0      | 0        | 0 | 0 |
| 0 | 0 | 0 | 0 | 0      | 0        | 0 | 0 |

| Table 4-3 H | lost command | transaction | (SPI) |
|-------------|--------------|-------------|-------|
|-------------|--------------|-------------|-------|



For I<sup>2</sup>C command transaction, bytes are packed in the I<sup>2</sup>C protocol as follows: [start] <DEVICE ADDRESS + write bit> <01b,Command[5:0]> <00h> <00h>

| 1 <u>st</u> Byte    | 2 <u>nd</u> byte | 3 <u>rd</u> byte | Command        | Description                                                                                         |  |  |  |
|---------------------|------------------|------------------|----------------|-----------------------------------------------------------------------------------------------------|--|--|--|
| Power Modes         |                  |                  |                |                                                                                                     |  |  |  |
| 0000000b            | 00000000b        | 00000000b        | 00h<br>ACTIVE  | Switch from Standby/Sleep modes to active mode. Dummy read from address 0 generates ACTIVE command. |  |  |  |
| 01000001b           | 00000000b        | 00000000b        | 41h<br>STANDBY | Put FT800 core to standby mode. Clock gate off, PLL and Oscillator remain on (default).             |  |  |  |
| 01000010b           | 00000000b        | 0000000b         | 42h<br>SLEEP   | Put FT800 core to sleep mode. Clock gate off, PLL and Oscillator off.                               |  |  |  |
| 01010000b           | 0000000b         | 0000000b         | 50h<br>PWRDOWN | Switch off 1.2V internal regulator. Clock, PLL and Oscillator off.                                  |  |  |  |
| <b>Clock Switch</b> | ing              |                  |                |                                                                                                     |  |  |  |
| 01000100b           | 0000000b         | 00000000bN<br>A  | 44h<br>CLKEXT  | Enable PLL input from Crystal oscillator<br>or external input clock.                                |  |  |  |
| 01100010b           | 0000000b         | 00000000bN<br>A  | 62h<br>CLK48M  | Switch PLL output clock to 48MHz (default).                                                         |  |  |  |
| 01100001b           | 00000000b        | 00000000b        | 61h<br>CLK36M  | Switch PLL output clock to 36MHz.                                                                   |  |  |  |
| Miscellaneou        | Miscellaneous    |                  |                |                                                                                                     |  |  |  |
| 01101000b           | 00000000b        | 0000000b         | 68h<br>CORERST | Send reset pulse to FT800 core. All registers and state machines will be reset.                     |  |  |  |

#### **Table 4-4 Host Command Table**

Note: Any command code not specified is reserved and should not be used by the software

### 4.1.7 Interrupts

The interrupt output pin is enabled by REG\_INT\_EN. When REG\_INT\_EN is 0, INT\_N is tristate (pulled to high by external pull-up resistor). When REG\_INT\_EN is 1, INT\_N is driven low when any of the interrupt flags in REG\_INT\_FLAGS are high, after masking with REG\_INT\_MASK. Writing a '1' in any bit of REG\_INT\_MASK will enable the correspond interrupt. Each bit in REG\_INT\_FLAGS is set by a corresponding interrupt source. REG\_INT\_FLAGS is readable by the host at any time, and clears when read.

When the FT800 is in sleep mode, a touch event detected on the touch-screen will drive the INT\_N pin to low regardless the setting of REG\_INT\_EN and REG\_INT\_MASK. The MCU can use this signal to serve as a wakeup event.

| Bit               | 7                                        | 6                             | 5                              | 4                             |
|-------------------|------------------------------------------|-------------------------------|--------------------------------|-------------------------------|
| Interrupt Sources | CONVCOMPLETE                             | CMDFLAG                       | CMDEMPTY                       | PLAYBACK                      |
| Conditions        | Touch-screen<br>conversions<br>completed | Command FIFO<br>flag          | Command FIFO<br>empty          | Audio playback<br>ended       |
| Bit               | 3                                        | 2                             | 1                              | 0                             |
| Interrupt Sources | SOUND                                    | TAG                           | TOUCH                          | SWAP                          |
| Conditions        | Sound effect<br>ended                    | Touch-screen tag value change | Touch-screen<br>touch detected | Display list swap<br>occurred |



### 4.2 System Clock

### 4.2.1 Clock Source

The FT800 can be configured to use any of the three clock sources for system clock:

- Internal relaxation oscillator clock
- External 12MHz crystal
- External 12MHz square wave clock

Figure 4-5 and Figure 4-6 shows the pin connections for these clock options. Commands CLKEXT and CLKINT switch between internal oscillator and external crystal oscillator and are synchronised to VSYNC on the fly.

The external crystal oscillator is recommended for applications which require higher quality audio reproduction.



#### Figure 4-4 Internal Relaxation Oscillator Connection



Figure 4-5 Crystal oscillator connection



Figure 4-6 External clock input



#### 4.2.2 Phase Locked Loop

The internal PLL takes input from the crystal oscillator. The PLL outputs clock to all internal circuits, including graphics engine, audio engine and touch engine.

#### 4.2.3 **Clock Enable**

Upon power on the FT800 enters standby mode, the system clock will be enabled when following steps are executed:

Host sends an "ACTIVE" command (dummy read at address 0)

If the application choose to use the external clock source (12MHz crystal or clock), the following steps shall be executed:

- Host sends an "ACTIVE" command (dummy read at address 0) Host sends an "CLKEXT" command
- Host writes to REG\_PCLK with non-zero value (i.e. 5)

If SPI is used as host interface, the SPI clock shall not exceed 11MHz before system clock is enabled. After system clock is properly enabled, the SPI clock is allowed to go up to 30MHz.

#### 4.2.4 **Clock Frequency**

Upon power-on the internal relaxation oscillator is untrimmed. The frequency range could be quite wide from chip to chip (refer to table x-y for internal relaxation oscillator specifications). If the application utilises the internal clock without external clock source, it is recommended to perform clock trimming by software for better performance. For the details of clock trimming mechanism please refer to application note AN 299 FT800 FT801 Internal Clock Trimming.

By default the system clock is 48MHz when the input clock is 12MHz. Host is allowed to switch the system clock between 48MHz and 36MHz by the host command "CLK48MHz" and "CLK36MHz" respectively. The clock switching is synchronised to VSYNC edge on the fly. This is to avoid possible graphics glitch during clock switching. As a result, the clock switch will only take effect if the REG\_PCLK is a non-zero value.

#### **Graphics Engine** 4.3

#### 4.3.1 Introduction

The graphics engine executes the display list once for every horizontal line. It executes the primitive objects in the display list and constructs the display line buffer. The horizontal pixel content in the line buffer is updated if the object is visible at the horizontal line.

Main features of the graphics engine are:

- The primitive objects supported by the graphics processor are: lines, points, rectangles, bitmaps . (comprehensive set of formats), text display, plotting bar graph, edge strips, and line strips, etc.
- Operations such as stencil test, alpha blending and masking are useful for creating a rich set of . effects such as shadows, transitions, reveals, fades and wipes.
- Anti-aliasing of the primitive objects (except bitmaps) gives a smoothing effect to the viewer. .
- Bitmap transformations enable operations such as translate, scale and rotate.
- Display pixels are plotted with 1/16<sup>th</sup> pixel precision.
- Four levels of graphics states •
- Tag buffer detection

The graphics engine also supports customized build-in widgets and functionalities such as jpeg decode, screen saver, calibration etc. The graphics engine interprets commands from the MPU host via a 4 Kbyte FIFO in FT800 memory at RAM\_CMD. The MPU/MCU writes commands into the FIFO, and the graphics engine reads and executes the commands. The MPU/MCU updates register REG CMD WRITE to indicate



that there are new commands in the FIFO, and the graphics engine updates REG\_CMD\_READ after commands have been executed.

Main features supported are:

- Drawing of widgets such as buttons, clock, keys, gauges, text displays, progress bars, sliders, toggle switches, dials, gradients, etc.
- JPEG decode (Only baseline is supported)
- Inflate functionality (zlib inflate is supported)
- Timed interrupt (generate an interrupt to host processor after a specified number of milliseconds)
- In built animated functionalities such as displaying logo, calibration, spinner, screen saver and sketch
- Snapshot feature to capture the current graphics display

For a complete list of graphics engine display commands and widgets refer to <u>FT800 Series Programmers</u> <u>Guide</u>, Chapter 4.

### 4.3.2 ROM and RAM Fonts

The FT800 has built in ROM character bitmaps as font metrics. The graphics engine can use these metrics when drawing text fonts. There are total 16 ROM fonts, numbered with font handle 16-31. The user can define and load customized font metrics into RAM\_G, which can be used by display command with handle 0-15.

Each font metric block has a 148 byte font table which defines the parameters of the font and the pointer of font image. The font table format is shown in Table 4-6.

| Address Offset               | Size(byte) | Parameter Description                        |  |  |  |
|------------------------------|------------|----------------------------------------------|--|--|--|
| 0                            | 128        | width of each font character, in pixels      |  |  |  |
| 128                          | 4          | font bitmap format, for example L1, L4 or L8 |  |  |  |
| 132                          | 4          | font line stride, in bytes                   |  |  |  |
| 136                          | 4          | font width, in pixels                        |  |  |  |
| 140                          | 4          | font height, in pixels                       |  |  |  |
| 144                          | 4          | pointer to font image data in memory         |  |  |  |
| Table 4.6 Forst table format |            |                                              |  |  |  |

#### Table 4-6 Font table format

The ROM fonts are stored in the memory space ROM\_FONT. The ROM font table is also stored in the ROM. The starting address of ROM font table for font index 16 is stored at ROM\_FONT\_ADDR, with other font tables follow. The ROM font table and individual character width (in pixel) are listed in Table 4-7 through Table 4-9. Font index 16, 18 and 20-31 are for basic ASCII characters (code 0-127), while font index 17 and 19 are for Extended ASCII characters (code 128-255). The character width for font index 17 or 19 is fixed at 8 pixels for any of the Extended ASCII characters.

| Font Index                              | 16    | 17    | 18    | 19    | 20    | 21    | 22    | 23    | 24    | 25    | 26    | 27    | 28    | 29    | 30    | 31    |
|-----------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| Font format                             | L1    | L4    | L4    | L4    | L4    | L4    | L4    |
| Line stride                             | 1     | 1     | 1     | 1     | 2     | 2     | 2     | 3     | 3     | 4     | 6     | 8     | 9     | 11    | 14    | 18    |
| Font width                              | 8     | 8     | 8     | 8     | 10    | 13    | 14    | 17    | 24    | 30    | 12    | 16    | 18    | 22    | 28    | 36    |
| Font height                             | 8     | 8     | 16    | 16    | 13    | 17    | 20    | 22    | 29    | 38    | 16    | 20    | 25    | 28    | 36    | 49    |
| Image pointer<br>start address<br>(hex) | FFBFC | FF7FC | FEFFC | FE7FC | FDAFC | FCD3C | FBD7C | FA17C | F7E3C | F3D1C | F201C | EDC1C | E7F9C | E01BC | D2C3C | BB23C |

#### Table 4-7 ROM font table

|            | Font In | dex => | 16 | 18 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 |
|------------|---------|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| Ch         | 0       | NULL   | I  | I  | I  | I  | -  | -  | I  | I  | I  | I  | -  | -  | I  | -  |
| Ω<br>Ω     | 1       | SOH    | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  |
| ASC        | 2       | STX    | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  |
| ΤĤ         | 3       | ETX    | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  |
| ı<br>width | 4       | EOT    | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  |
| lth        | 5       | ENQ    | I  | I  | I  | I  | -  | -  | I  | I  | I  | I  | -  | -  | I  | -  |



Document No.: BRT\_000039 Clearance No.: BRT#001

| East Tr | ndex =>    | 16     | 18   | 20   | 21     | 22 | 23 | 24 | 25      | 26   | 27       | 28      | 29 | 30 | 31       |
|---------|------------|--------|------|------|--------|----|----|----|---------|------|----------|---------|----|----|----------|
| 6       | ACK        | - 10   | - 10 | - 20 | -      | -  | -  | -  | -       | - 20 | -        | -       | -  | -  | -        |
| 7       |            |        |      |      | -      |    | -  |    |         | -    | -        | -       | -  | -  |          |
|         | BEL        | -      | -    | -    |        | -  |    | -  | -       |      | -        | -       | -  |    | -        |
| 8       | BS         | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 9       | HT         | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 10      | LF         | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 11      | VT         | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 12      | FF         | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 13      | CR         | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 14      | SO         | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 15      | SI         | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 16      | DLE        | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 17      | DC1        | -      | -    | -    | -      | -  | -  | -  | -       | -    | _        | -       | _  | -  | -        |
| 18      | DC1<br>DC2 | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 10      | DC2<br>DC3 | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
|         |            | _      |      |      |        |    |    |    |         | -    | -        | -       | -  | _  | _        |
| 20      | DC4        |        | -    | -    | -      | -  | -  | -  | -       |      | -        | -       |    |    |          |
| 21      | NAK        | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 22      | SYN        | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 23      | ETB        | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 24      | CAN        | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 25      | EM         | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 26      | SUB        | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 27      | ESC        | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 28      | FS         | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 29      | GS         | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 30      | RS         | -      | -    | -    | -      | -  | -  | -  | -       | -    | -        | -       | -  | -  | -        |
| 31      | US         | _      | -    | -    | -      | -  | -  | -  | -       | -    | -        | _       | -  | -  | -        |
| 32      |            | 8      | 8    | 3    | 4      | 5  | 5  | 6  | 9       | 3    | 4        | 5       | 6  | 8  | 10       |
|         | space      | 8      | 8    | 3    |        | 5  | 6  | 6  | 9       |      | -        | 6       | 6  |    | 11       |
| 33      | !          |        |      |      | 4      |    |    |    |         | 4    | 4        | -       |    | 8  |          |
| 34      |            | 8      | 8    | 4    | 5      | 6  | 5  | 8  | 12      | 5    | 6        | 8       | 9  | 11 | 15       |
| 35      | #          | 8      | 8    | 6    | 8      | 9  | 10 | 14 | 19      | 9    | 11       | 13      | 15 | 19 | 26       |
| 36      | \$         | 8      | 8    | 6    | 8      | 9  | 10 | 13 | 18      | 8    | 10       | 12      | 14 | 18 | 24       |
| 37      | %          | 8      | 8    | 9    | 12     | 14 | 16 | 22 | 29      | 10   | 12       | 15      | 18 | 23 | 31       |
| 38      | &          | 8      | 8    | 8    | 10     | 11 | 13 | 17 | 22      | 9    | 11       | 13      | 15 | 19 | 26       |
| 39      | 1          | 8      | 8    | 2    | 3      | 3  | 3  | 6  | 6       | 3    | 4        | 5       | 5  | 7  | 9        |
| 40      | (          | 8      | 8    | 4    | 5      | 6  | 6  | 8  | 11      | 5    | 6        | 7       | 8  | 11 | 14       |
| 41      | )          | 8      | 8    | 4    | 5      | 6  | 6  | 8  | 11      | 5    | 6        | 7       | 8  | 10 | 14       |
| 42      | *          | 8      | 8    | 4    | 7      | 6  | 7  | 10 | 13      | 6    | 7        | 9       | 10 | 13 | 18       |
| 43      | +          | 8      | 8    | 6    | 9      | 10 | 10 | 14 | 19      | 8    | 10       | 12      | 14 | 18 | 24       |
| 44      | ,          | 8      | 8    | 3    | 3      | 4  | 5  | 6  | 9       | 3    | 4        | 5       | 5  | 7  | 9        |
| 45      | -          | 8      | 8    | 4    | 4      | 5  | 6  | 8  | 11      | 6    | 8        | 9       | 11 | 14 | 19       |
| 46      |            | 8      | 8    | 3    | 3      | 4  | 5  | 6  | 9       | 4    | 5        | 6       | 6  | 8  | 11       |
| 47      | . /        | 8      | 8    | 3    | 4      | 5  | 5  | 7  | 9       | 6    | 7        | 9       | 10 | 13 | 17       |
| 47      | 0          | 0<br>8 | 8    | 6    | 4<br>8 | 9  | 10 | 13 | 9<br>18 | 8    | 10       | 9<br>12 | 10 | 17 | 24       |
| 48      | 1          | 8      | 8    | 6    | 8      | 9  | 10 | 13 | 18      | 8    | 10       | 12      | 14 | 17 | 24       |
|         |            |        |      |      |        |    |    |    |         |      |          |         |    |    |          |
| 50      | 2          | 8      | 8    | 6    | 8      | 9  | 10 | 13 | 18      | 8    | 10       | 12      | 14 | 17 | 24       |
| 51      | 3          | 8      | 8    | 6    | 8      | 9  | 10 | 13 | 18      | 8    | 10       | 12      | 14 | 17 | 24       |
| 52      | 4          | 8      | 8    | 6    | 8      | 9  | 10 | 13 | 18      | 8    | 10       | 12      | 14 | 17 | 24       |
| 53      | 5          | 8      | 8    | 6    | 8      | 9  | 10 | 13 | 18      | 8    | 10       | 12      | 14 | 17 | 24       |
| 54      | 6          | 8      | 8    | 6    | 8      | 9  | 10 | 13 | 18      | 8    | 10       | 12      | 14 | 17 | 24       |
| 55      | 7          | 8      | 8    | 6    | 8      | 9  | 10 | 13 | 18      | 8    | 10       | 12      | 14 | 17 | 24       |
| 56      | 8          | 8      | 8    | 6    | 8      | 9  | 10 | 13 | 18      | 8    | 10       | 12      | 14 | 17 | 24       |
| 57      | 9          | 8      | 8    | 6    | 8      | 9  | 10 | 13 | 18      | 8    | 10       | 12      | 14 | 17 | 24       |
| 58      | :          | 8      | 8    | 3    | 3      | 4  | 5  | 6  | 9       | 4    | 4        | 5       | 6  | 8  | 11       |
| 59      | ;          | 8      | 8    | 3    | 4      | 4  | 5  | 6  | 9       | 4    | 4        | 5       | 6  | 8  | 11       |
| 60      | <          | 8      | 8    | 6    | 8      | 10 | 10 | 15 | 19      | 7    | 9        | 11      | 12 | 16 | 21       |
| 00      |            | 0      | 0    | 0    | 0      | 10 | 10 | 10 | 19      | /    | <u> </u> |         | 12 | 10 | <u> </u> |



Document No.: BRT\_000039 Clearance No.: BRT#001

|           |          |        |        |        |         |          |          | Docum    |          |        | _00003: |          | rance r  | NU DR    | 1 # 001  |
|-----------|----------|--------|--------|--------|---------|----------|----------|----------|----------|--------|---------|----------|----------|----------|----------|
|           | dex =>   | 16     | 18     | 20     | 21      | 22       | 23       | 24       | 25       | 26     | 27      | 28       | 29       | 30       | 31       |
| 61        | =        | 8      | 8      | 5      | 9       | 10       | 11       | 15       | 19       | 8      | 10      | 12       | 14       | 17       | 24       |
| 62        | >        | 8      | 8      | 6      | 8       | 10       | 10       | 15       | 19       | 7      | 9       | 11       | 13       | 16       | 22       |
| 63        | ?        | 8      | 8      | 6      | 8       | 9        | 10       | 12       | 18       | 7      | 8       | 10       | 11       | 15       | 20       |
| 64        | @        | 8      | 8      | 11     | 13      | 17       | 18       | 25       | 34       | 13     | 15      | 19       | 21       | 28       | 38       |
| 65        | A        | 8      | 8      | 7      | 9       | 11       | 13       | 17       | 22       | 9      | 11      | 13       | 15       | 20       | 27       |
| 66        | В        | 8      | 8      | 7      | 9       | 11       | 13       | 17       | 22       | 9      | 11      | 13       | 15       | 20       | 27       |
| 67        | С        | 8      | 8      | 8      | 10      | 12       | 14       | 18       | 24       | 9      | 11      | 13       | 15       | 20       | 27       |
| 68        | D        | 8      | 8      | 8      | 10      | 12       | 14       | 18       | 24       | 9      | 12      | 14       | 16       | 21       | 28       |
| 69<br>70  | E<br>F   | 8<br>8 | 8      | 7      | 9       | 11       | 13<br>12 | 16       | 22       | 8<br>8 | 9<br>9  | 12<br>12 | 13<br>13 | 17<br>17 | 23       |
| 70        |          | 8      | 8<br>8 | 8      | 8<br>11 | 10<br>13 | 12       | 14<br>19 | 20<br>25 | 8<br>9 | 9<br>12 | 12       | 15       | 21       | 23<br>28 |
| 71        | G<br>H   | 8      | 8      | 8<br>8 | 10      | 12       | 15       | 19       | 25       | 10     | 12      | 14       | 17       | 21       | 30       |
| 72        | I        | 8<br>8 | 8      | о<br>З | 4       | 4        | 6        | 8        | 24<br>9  | 4      | 5       | 6        | 7        | 9        | 12       |
| 73        | J        | 8      | 8      | 5      | 7       | 8        | 10       | 13       | 16       | 8      | 9       | 12       | 13       | 17       | 23       |
| 75        | K        | 8      | 8      | 7      | 9       | 11       | 13       | 18       | 22       | 9      | 11      | 14       | 15       | 20       | 27       |
| 76        | L        | 8      | 8      | 6      | 8       | 9        | 11       | 14       | 18       | 8      | 9       | 12       | 13       | 17       | 23       |
| 77        | M        | 8      | 8      | 9      | 12      | 13       | 16       | 21       | 27       | 12     | 15      | 18       | 21       | 27       | 36       |
| 78        | N        | 8      | 8      | 8      | 10      | 12       | 14       | 18       | 24       | 10     | 12      | 15       | 17       | 22       | 30       |
| 79        | 0        | 8      | 8      | 8      | 11      | 13       | 15       | 18       | 25       | 10     | 12      | 14       | 16       | 21       | 29       |
| 80        | P        | 8      | 8      | 7      | 9       | 11       | 13       | 16       | 22       | 9      | 11      | 13       | 15       | 20       | 27       |
| 81        | Q        | 8      | 8      | 8      | 11      | 13       | 15       | 18       | 26       | 10     | 12      | 15       | 17       | 22       | 29       |
| 82        | R        | 8      | 8      | 7      | 10      | 12       | 14       | 17       | 24       | 9      | 11      | 13       | 15       | 20       | 27       |
| 83        | S        | 8      | 8      | 7      | 9       | 11       | 13       | 16       | 22       | 9      | 10      | 13       | 15       | 19       | 26       |
| 84        | Т        | 8      | 8      | 5      | 9       | 10       | 12       | 16       | 20       | 9      | 10      | 13       | 14       | 19       | 25       |
| 85        | U        | 8      | 8      | 8      | 10      | 12       | 14       | 18       | 24       | 9      | 12      | 14       | 16       | 21       | 28       |
| 86        | V        | 8      | 8      | 7      | 9       | 11       | 13       | 17       | 22       | 12     | 11      | 14       | 15       | 20       | 27       |
| 87        | W        | 8      | 8      | 9      | 13      | 15       | 18       | 22       | 31       | 9      | 15      | 18       | 21       | 27       | 36       |
| 88        | Х        | 8      | 8      | 7      | 9       | 11       | 13       | 17       | 22       | 9      | 11      | 13       | 15       | 20       | 27       |
| 89        | Y        | 8      | 8      | 7      | 9       | 11       | 13       | 16       | 22       | 8      | 11      | 13       | 15       | 20       | 27       |
| 90        | Z        | 8      | 8      | 7      | 9       | 10       | 12       | 15       | 20       | 4      | 10      | 13       | 14       | 19       | 25       |
| 91        | [        | 8      | 8      | 3      | 4       | 5        | 5        | 7        | 9        | 6      | 5       | 6        | 7        | 8        | 11       |
| 92        | \        | 8      | 8      | 3      | 4       | 5        | 5        | 7        | 9        | 4      | 7       | 9        | 10       | 13       | 18       |
| 93        | ]        | 8      | 8      | 3      | 4       | 5        | 5        | 7        | 9        | 6      | 5       | 6        | 6        | 8        | 11       |
| 94        | ^        | 8      | 8      | 6      | 7       | 8        | 9        | 12       | 16       | 7      | 7       | 9        | 10       | 13       | 18       |
| 95        | <u>,</u> | 8      | 8      | 6      | 8       | 9        | 11       | 14       | 18       | 4      | 8       | 10       | 11       | 15       | 20       |
| 96        |          | 8      | 8      | 3      | 5       | 6        | 4        | 7        | 11       | 8      | 5       | 7        | 8        | 10       | 13       |
| 97        | a        | 8      | 8      | 5      | 8       | 9        | 11       | 13       | 18       | 8      | 9       | 12       | 13       | 17       | 23       |
| 98        | b        | 8<br>8 | 8      | 6<br>5 | 7       | 9        | 11       | 14       | 18       | 7      | 10<br>9 | 12       | 14       | 18       | 24       |
| 99<br>100 | c<br>d   | 8      | 8<br>8 | 5<br>6 | 8       | 8<br>9   | 10<br>11 | 12<br>14 | 16<br>18 | 8<br>7 | 9<br>10 | 11<br>12 | 13<br>14 | 16<br>18 | 22<br>24 |
| 100       | e        | 8      | 8      | 5      | 8       | 9        | 10       | 13       | 18       | 5      | 9       | 12       | 13       | 16       | 24       |
| 101       | f        | 8      | 8      | 4      | 4       | 5        | 6        | 8        | 9        | 8      | 6       | 8        | 9        | 11       | 15       |
| 102       | g        | 8      | 8      | 6      | 8       | 9        | 11       | 14       | 18       | 8      | 10      | 12       | 14       | 18       | 24       |
| 104       | h        | 8      | 8      | 6      | 8       | 9        | 10       | 13       | 18       | 4      | 10      | 12       | 14       | 18       | 24       |
| 105       | i        | 8      | 8      | 2      | 3       | 3        | 4        | 6        | 7        | 4      | 4       | 5        | 6        | 8        | 11       |
| 106       | i        | 8      | 8      | 2      | 3       | 4        | 4        | 6        | 7        | 8      | 4       | 5        | 6        | 8        | 11       |
| 107       | k        | 8      | 8      | 5      | 7       | 8        | 9        | 12       | 16       | 4      | 9       | 11       | 13       | 16       | 22       |
| 108       |          | 8      | 8      | 2      | 3       | 3        | 4        | 6        | 7        | . 12   | 4       | 5        | 6        | 8        | 11       |
| 109       | m        | 8      | 8      | 8      | 11      | 14       | 16       | 20       | 27       | 8      | 15      | 18       | 21       | 27       | 37       |
| 110       | n        | 8      | 8      | 6      | 8       | 9        | 10       | 14       | 18       | 8      | 10      | 12       | 14       | 18       | 24       |
| 111       | 0        | 8      | 8      | 6      | 8       | 9        | 11       | 13       | 18       | 8      | 10      | 12       | 14       | 18       | 24       |
| 112       | р        | 8      | 8      | 6      | 8       | 9        | 11       | 14       | 18       | 8      | 10      | 12       | 14       | 18       | 24       |
| 113       | q        | 8      | 8      | 6      | 8       | 9        | 11       | 14       | 18       | 5      | 10      | 12       | 14       | 18       | 24       |
| 114       | r        | 8      | 8      | 4      | 5       | 5        | 6        | 9        | 11       | 7      | 6       | 7        | 8        | 11       | 15       |
| <br>115   | S        | 8      | 8      | 5      | 7       | 8        | 9        | 12       | 16       | 5      | 9       | 11       | 13       | 16       | 22       |
| <br>      |          |        |        |        |         |          |          |          |          |        |         |          |          |          | _        |



Document No.: BRT\_000039 Clearance No.: BRT#001

| Font In | dex => | 16 | 18 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 |
|---------|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 116     | t      | 8  | 8  | 4  | 4  | 5  | 6  | 8  | 9  | 8  | 6  | 7  | 8  | 10 | 13 |
| 117     | u      | 8  | 8  | 5  | 7  | 9  | 10 | 14 | 18 | 7  | 10 | 12 | 14 | 18 | 24 |
| 118     | v      | 8  | 8  | 6  | 7  | 8  | 10 | 13 | 16 | 11 | 9  | 11 | 12 | 16 | 21 |
| 119     | W      | 8  | 8  | 8  | 10 | 12 | 14 | 18 | 23 | 7  | 13 | 16 | 18 | 23 | 32 |
| 120     | х      | 8  | 8  | 6  | 7  | 8  | 10 | 12 | 16 | 7  | 9  | 11 | 12 | 16 | 21 |
| 121     | у      | 8  | 8  | 5  | 7  | 8  | 10 | 13 | 16 | 7  | 9  | 11 | 12 | 16 | 21 |
| 122     | Z      | 8  | 8  | 5  | 7  | 8  | 9  | 12 | 16 | 5  | 9  | 11 | 12 | 16 | 21 |
| 123     | {      | 8  | 8  | 3  | 5  | 6  | 6  | 8  | 11 | 3  | 6  | 7  | 8  | 11 | 14 |
| 124     | _      | 8  | 8  | 3  | 3  | 4  | 5  | 6  | 9  | 5  | 4  | 5  | 6  | 8  | 10 |
| 125     | }      | 8  | 8  | 3  | 5  | 6  | 6  | 8  | 11 | 10 | 6  | 7  | 8  | 11 | 14 |
| 126     | 2      | 8  | 8  | 7  | 8  | 10 | 10 | 14 | 19 | 3  | 12 | 14 | 16 | 21 | 29 |
| 127     | DEL    | 8  | 8  | 0  | 0  | 0  | 0  | 0  | 0  | 2  | 4  | 5  | 6  | 8  | 10 |
|         |        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |

Table 4-8 ROM font ASCII character width in pixels

| Decimal | Symbol     | Decimal | Symbol | Decimal | Symbol | Decimal | Symbol |
|---------|--------|---------|--------|---------|--------|---------|--------|---------|------------|---------|--------|---------|--------|---------|--------|
| 128     | Ç      | 144     | É      | 160     | á      | 176     |        | 192     | L          | 208     | ð      | 224     | Ó      | 240     | -      |
| 129     | ü      | 145     | æ      | 161     | í      | 177     |        | 193     | T          | 209     | Ð      | 225     | ß      | 241     | ±      |
| 130     | é      | 146     | Æ      | 162     | ó      | 178     |        | 194     | т          | 210     | Ê      | 226     | Ô      | 242     | _      |
| 131     | â      | 147     | ô      | 163     | ú      | 179     |        | 195     | ŀ          | 211     | Ë      | 227     | Ò      | 243     | 3⁄4    |
| 132     | ä      | 148     | ö      | 164     | ñ      | 180     | -      | 196     | -          | 212     | È      | 228     | õ      | 244     | ¶      |
| 133     | à      | 149     | ò      | 165     | Ñ      | 181     | Á      | 197     | +          | 213     | I      | 229     | Õ      | 245     | §      |
| 134     | å      | 150     | û      | 166     | a      | 182     | Â      | 198     | ã          | 214     | Í      | 230     | μ      | 246     | ÷      |
| 135     | ç      | 151     | ù      | 167     | Q      | 183     | À      | 199     | Ã          | 215     | î      | 231     | þ      | 247     | c      |
| 136     | ê      | 152     | ÿ      | 168     | ż      | 184     | ©      | 200     | L          | 216     | Ï      | 232     | Þ      | 248     | 0      |
| 137     | ë      | 153     | Ö      | 169     | ®      | 185     | ᆌ      | 201     | Г          | 217     | L      | 233     | Ú      | 249     |        |
| 138     | è      | 154     | Ü      | 170     | ſ      | 186     |        | 202     | <u>_IL</u> | 218     | Г      | 234     | Û      | 250     |        |
| 139     | ï      | 155     | Ø      | 171     | 1/2    | 187     | F      | 203     | π          | 219     |        | 235     | Ù      | 251     | 1      |
| 140     | î      | 156     | £      | 172     | 1/4    | 188     | IJ     | 204     | ŀ          | 220     |        | 236     | ý      | 252     | 3      |
| 141     | ì      | 157     | Ø      | 173     | i      | 189     | ¢      | 205     | =          | 221     |        | 237     | Ý      | 253     | 2      |
| 142     | Ä      | 158     | ×      | 174     | «      | 190     | ¥      | 206     | ₽          | 222     | Ì      | 238     | -      | 254     |        |
| 143     | Å      | 159     | f      | 175     | »      | 191     | 1      | 207     | ¤          | 223     |        | 239     | ,      | 255     | nbsp   |

 Table 4-9 ROM font Extended ASCII characters

Note 1: Font 17 and 19 are extended ASCII characters, with width fixed at 8 pixels for all characters.

**Note 2:** All fonts included in the FT800 ROM are widely available to the market-place for general usage. See section nine for specific copyright data and links to the corresponding license agreements.

### 4.4 Parallel RGB Interface

The RGB parallel interface consists of 23 signals - DISP, PCLK, VSYNC, HSYNC, DE, 6 signals each for R, G and B.

Several registers configure the LCD operation of these signals as follow:

REG\_PCLK is the PCLK divisor the default is 0, and disables the PCLK output. PCLK frequency = System Clock frequency / REG\_PCLK

PCLK\_POL define the clock polarity, =0 for positive active clock edge, and 1 for negative clock edge. REG\_CSPREAD controls the transition of RGB signals with respect to PCLK active clock edge. When REG\_CSPREAD=0, R[7:2], G[7:2] and B[7:2] signals change following the active edge of PCLK. When



REG\_CSPREAD=1, R[7:2] changes a PCLK clock early and B[7:2] a PCLK clock later, which helps reduce the switching noise.

REG\_DITHER enables colour dither; the default is enabled. This option improves the half-tone appearance on displays. Internally, the graphics engine computes the colour values at an 8 bit precision; however, the LCD colour at a lower precision is sufficient. The FT800 output is only 6 bits per colour in 6:6:6 formats and a 2X2 dither matrix allow the truncated bits to contribute to the final colour values.

REG\_OUTBITS gives the bit width of each colour channel, the default is 6, 6, 6 bits for each RGB colour. A lower value means fewer bits are output for each channel allowing dithering on lower precision LCD displays.

REG\_SWIZZLE controls the arrangement of the output colour pins, to help the PCB route different LCD panel arrangements. Bit 0 of the register causes the order of bits in each colour channel to be reversed. Bits 1-3 control the RGB order. Setting Bit 1 causes R and B channels to be swapped. Setting Bit 3 allows rotation to be enabled. If Bit 3 is set, then (R,G,B) is rotated right if bit 2 is one, or left if bit 2 is zero.

| REG | S_SW | IZZL | E  |                           | PINS                      |                           |                  |
|-----|------|------|----|---------------------------|---------------------------|---------------------------|------------------|
| b3  | b2   | b1   | b0 | R7, R6, R5,<br>R4, R3, R2 | G7, G6, G5,<br>G4, G3, G2 | B7, B6, B5, B4,<br>B3, B2 |                  |
| 0   | Х    | 0    | 0  | R[7:2]                    | G[7:2]                    | B[7:2]                    | Power on Default |
| 0   | Х    | 0    | 1  | R[2:7]                    | G[2:7]                    | B[2:7]                    |                  |
| 0   | Х    | 1    | 0  | B[7:2]                    | G[7:2]                    | R[7:2]                    |                  |
| 0   | Х    | 1    | 1  | B[2:7]                    | G[2:7]                    | R[2:7]                    |                  |
| 1   | 0    | 0    | 0  | G[7:2]                    | B[7:2]                    | R[7:2]                    |                  |
| 1   | 0    | 0    | 1  | G[2:7]                    | B[2:7]                    | R[2:7]                    |                  |
| 1   | 0    | 1    | 0  | G[7:2]                    | R[7:2]                    | B[7:2]                    |                  |
| 1   | 0    | 1    | 1  | G[2:7]                    | R[2:7]                    | B[2:7]                    |                  |
| 1   | 1    | 0    | 0  | B[7:2]                    | R[7:2]                    | G[7:2]                    |                  |
| 1   | 1    | 0    | 1  | B[2:7]                    | R[2:7]                    | G[2:7]                    |                  |
| 1   | 1    | 1    | 0  | R[7:2]                    | B[7:2]                    | G[7:2]                    |                  |
| 1   | 1    | 1    | 1  | R[2:7]                    | B[2:7]                    | G[2:7]                    |                  |

Table 4-10 REG\_SWIZZLE RGB Pins Mapping

### 4.5 Miscellaneous Control

### 4.5.1 Backlight Control Pin

The backlight control pin is a pulse width modulated (PWM) signal controlled by two registers: *REG\_PWM\_HZ* and *REG\_PWM\_DUTY*. REG\_PWM\_HZ specifies the PWM output frequency, the range is 250-10000 Hz. REG\_PWM\_DUTY specifies the duty cycle; the range is 0-128. A value of 0 means that the PWM is completely off and 128 means completely on.

### 4.5.2 DISP Control Pin

The DISP pin is a general purpose output that can be used to enable or as a reset control to LCD display panel. The pin is controlled by writing to Bit 7 of REG\_GPIO register.

### 4.5.3 General Purpose IO pins

The GPIO1 and GPIO0 pins are default inputs. Write '1' to Bit 1 and 0 of REG\_GPIO\_DIR to change to output pins respectively. In I<sup>2</sup>C mode the GPIO0 is used as SA2 and is not available as GPIO.

GPIO1 and GPIO0 are read from or write to bit 1 and 0 of REG\_GPIO register. GPIO1 is recommended to be used as shutdown control for audio power amplifier.



### 4.5.4 Pins Drive Current Control

The output drive current of output pins can be changed as per the following table by writing to bit[6:2] of REG\_GPIO register:

| REG_GPIO |      | Bit[ | 6:5]       |         | Bit                                         | [4]                 |          | Bit[ | 3:2]      |      |
|----------|------|------|------------|---------|---------------------------------------------|---------------------|----------|------|-----------|------|
| Value    | 00b# | 01b  | 10b        | 11b     | 0b#                                         | 1b                  | 00b#     | 01b  | 10b       | 11b  |
| Drive    | 4mA  | 8mA  | 12mA       | 16mA    | 4mA                                         | 8mA                 | 4mA      | 8mA  | 12mA      | 16mA |
| Current  |      |      |            |         |                                             |                     |          |      |           |      |
| Pins     |      | GP   | IO1<br>IO0 |         | DI<br>VSN<br>D<br>R7.<br>G7.<br>B7.<br>BACK | .G2<br>.B2<br>_IGHT |          |      | SO<br>「_N |      |
|          |      |      | Table 4-   | 11 Outp | ut drive o                                  | current s           | election |      |           |      |

Note: #Default value

# 4.6 Audio Engine

FT800 provides mono audio output through a PWM output pin, AUDIO\_L. It outputs the two audio sources, the sound synthesizer and audio file playback.

### 4.6.1 Sound Synthesizer

A sound processor, AUDIO ENGINE, generates the sound effects from a small ROM library of waves table. To play a sound effect listed in Table 4.3, load the REG\_SOUND register with a code value and write 1 to the REG\_PLAY register. The REG\_PLAY register reads 1 while the effect is playing and returns a '0' when the effects end. Some sound effects play continuously until it is interrupted or commanded to play the next sound effect. To interrupt an effect, write a new value to REG\_SOUND and REG\_PLAY registers; e.g. write 0 (Silence) to REG\_SOUND and 1 to PEG\_PLAY to stop the sound effect.

The sound volume is controlled by register REG\_VOL\_SOUND. The 16-bit REG\_SOUND register takes an 8-bit sound in the low byte. For some sounds, marked "pitch adjust" in the table below, the high 8 bits contain a MIDI note value. For these sounds, note value of zero indicates middle C. For other sounds the high byte of REG\_SOUND is ignored.

| lue | Pitch adjust | Effect        | Value | Pitch adjust | Effect   |
|-----|--------------|---------------|-------|--------------|----------|
| 0h  | Ν            | Silence       | 32h   | Ν            | DTMF 2   |
| 01h | Y            | square wave   | 33h   | Ν            | DTMF 3   |
| 02h | Y            | sine wave     | 34h   | Ν            | DTMF 4   |
| 03h | Y            | sawtooth wave | 35h   | Ν            | DTMF 5   |
| 04h | Y            | triangle wave | 36h   | Ν            | DTMF 6   |
| 05h | Y            | Beeping       | 37h   | Ν            | DTMF 7   |
| 06h | Y            | Alarm         | 38h   | Ν            | DTMF 8   |
| 07h | Y            | Warble        | 39h   | Ν            | DTMF 9   |
| 08h | Y            | Carousel      | 40h   | Y            | harp     |
| 10h | Y            | 1 short pip   | 41h   | Y            | xylophon |



Document No.: BRT\_000039 Clearance No.: BRT#001

| 11h | Y | 2 short pips  |
|-----|---|---------------|
| 12h | Y | 3 short pips  |
| 13h | Y | 4 short pips  |
| 14h | Y | 5 short pips  |
| 15h | Y | 6 short pips  |
| 16h | Y | 7 short pips  |
| 17h | Y | 8 short pips  |
| 18h | Y | 9 short pips  |
| 19h | Y | 10 short pips |
| 1Ah | Y | 11 short pips |
| 1Bh | Y | 12 short pips |
| 1Ch | Y | 13 short pips |
| 1Dh | Y | 14 short pips |
| 1Eh | Y | 15 short pips |
| 1Fh | Y | 16 short pips |
| 23h | Ν | DTMF #        |
| 2Ch | Ν | DTMF *        |
| 30h | Ν | DTMF 0        |
| 31h | N | DTMF 1        |

| 42h       | Y   | tuba         |
|-----------|-----|--------------|
| 43h       | Y   | glockenspiel |
| 44h       | Y   | organ        |
| 45h       | Y   | trumpet      |
| 46h       | Y   | piano        |
| 47h       | Y   | chimes       |
| 48h       | Y   | music box    |
| 49h       | Y   | bell         |
| 50h       | N   | click        |
| 51h       | N   | switch       |
| 52h       | N   | cowbell      |
| 53h       | N   | notch        |
| 54h       | N   | hihat        |
| 55h       | N   | kickdrum     |
| 56h       | N   | рор          |
| 57h       | N   | clack        |
| 58h       | N   | chack        |
| 60h       | N   | mute         |
| 61h       | N   | unmute       |
| ound Effe | ect |              |

### Table 4-12 Sound Effect

| MIDI | ANSI | Freq  |
|------|------|-------|
| note | note | (Hz)  |
| 21   | A0   | 27.5  |
| 22   | A#0  | 29.1  |
| 23   | B0   | 30.9  |
| 24   | C1   | 32.7  |
| 25   | C#1  | 34.6  |
| 26   | D1   | 36.7  |
| 27   | D#1  | 38.9  |
| 28   | E1   | 41.2  |
| 29   | F1   | 43.7  |
| 30   | F#1  | 46.2  |
| 31   | G1   | 49.0  |
| 32   | G#1  | 51.9  |
| 33   | A1   | 55.0  |
| 34   | A#1  | 58.3  |
| 35   | B1   | 61.7  |
| 36   | C2   | 65.4  |
| 37   | C#2  | 69.3  |
| 38   | D2   | 73.4  |
| 39   | D#2  | 77.8  |
| 40   | E2   | 82.4  |
| 41   | F2   | 87.3  |
| 42   | F#2  | 92.5  |
| 43   | G2   | 98.0  |
| 44   | G#2  | 103.8 |
| 45   | A2   | 110.0 |
| 46   | A#2  | 116.5 |
| 47   | B2   | 123.5 |
| 48   | C3   | 130.8 |
| 49   | C#3  | 138.6 |

| MIDI | ANSI |           |
|------|------|-----------|
| note | note | Freq (Hz) |
| 65   | F4   | 349.2     |
| 66   | F#4  | 370.0     |
| 67   | G4   | 392.0     |
| 68   | G#4  | 415.3     |
| 69   | A4   | 440.0     |
| 70   | A#4  | 466.2     |
| 71   | B4   | 493.9     |
| 72   | C5   | 523.3     |
| 73   | C#5  | 554.4     |
| 74   | D5   | 587.3     |
| 75   | D#5  | 622.3     |
| 76   | E5   | 659.3     |
| 77   | F5   | 698.5     |
| 78   | F#5  | 740.0     |
| 79   | G5   | 784.0     |
| 80   | G#5  | 830.6     |
| 81   | A5   | 880.0     |
| 82   | A#5  | 932.3     |
| 83   | B5   | 987.8     |
| 84   | C6   | 1046.5    |
| 85   | C#6  | 1108.7    |
| 86   | D6   | 1174.7    |
| 87   | D#6  | 1244.5    |
| 88   | E6   | 1318.5    |
| 89   | F6   | 1396.9    |
| 90   | F#6  | 1480.0    |
| 91   | G6   | 1568.0    |
| 92   | G#6  | 1661.2    |
| 93   | A6   | 1760.0    |



| 50 | D3  | 146.8 | 94  | A#6 | 1864.7 |
|----|-----|-------|-----|-----|--------|
| 51 | D#3 | 155.6 | 95  | B6  | 1975.5 |
| 52 | E3  | 164.8 | 96  | C7  | 2093.0 |
| 53 | F3  | 174.6 | 97  | C#7 | 2217.5 |
| 54 | F#3 | 185.0 | 98  | D7  | 2349.3 |
| 55 | G3  | 196.0 | 99  | D#7 | 2489.0 |
| 56 | G#3 | 207.7 | 100 | E7  | 2637.0 |
| 57 | A3  | 220.0 | 101 | F7  | 2793.8 |
| 58 | A#3 | 233.1 | 102 | F#7 | 2960.0 |
| 59 | B3  | 246.9 | 103 | G7  | 3136.0 |
| 60 | C4  | 261.6 | 104 | G#7 | 3322.4 |
| 61 | C#4 | 277.2 | 105 | A7  | 3520.0 |
| 62 | D4  | 293.7 | 106 | A#7 | 3729.3 |
| 63 | D#4 | 311.1 | 107 | B7  | 3951.1 |
| 64 | E4  | 329.6 | 108 | C8  | 4186.0 |

Document No.: BRT\_000039 Clearance No.: BRT#001

### Table 4-13 MIDI Note Effect

### 4.6.2 Audio Playback

The FT800 can play back recorded sound through its audio output. To do this, load the original sound data into the FT800's RAM, and set registers to start the playback.

The registers controlling audio playback are:

| REG_PLAYBACK_START:  | the start address of the audio data                                                                                                                                   |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REG_PLAYBACK_LENGTH: | the length of the audio data, in bytes                                                                                                                                |
| REG_PLAYBACK_FREQ:   | the playback sampling frequency, in Hz                                                                                                                                |
| REG_PLAYBACK_FORMAT: | the playback format, one of LINEAR SAMPLES, uLAW<br>SAMPLES, or ADPCM SAMPLES                                                                                         |
| REG_PLAYBACK_LOOP:   | if zero, sample is played once. If one, sample is repeated indefinitely                                                                                               |
| REG_PLAYBACK_PLAY: a | write to this location triggers the start of audio playback, regardless of writing `0' or `1'. Read back `1' when playback is ongoing, and `0' when playback finishes |
| REG_VOL_PB:          | playback volume, 0-255                                                                                                                                                |

The mono audio format supported is 8-bits PCM, 8-bits uLAW and 4-bits IMA-ADPCM. For ADPCM\_SAMPLES, each sample is 4 bits, so two samples are packed per byte, first sample is in bits 0-3 and the second is in bits 4-7.

The current audio playback read pointer can be queried by reading the REG\_PLAYBACK\_READPTR. Using a large sample buffer, looping, and this read pointer, the host MPU/MCU can supply a continuous stream of audio.

### 4.7 Touch-Screen Engine

The touch-screen consists of touch screen engine, ADC, Axis-switches, and ADC input multiplexer. The touch screen engine reads commands from the memory map register and generates the required control signals to the axis-switches and inputs mux and ADC. The ADC data are acquired and processed and update in the respective register for the MPU/MCU to read.



Document No.: BRT\_000039 Clearance No.: BRT#001



#### Figure 4-7 Touch screen connection

The host controls the TOUCH SCREEN ENGINE operation mode by writing the REG\_TOUCH\_MODE.

| REG_TOUCH_MODE | Mode       | Description                                                         |
|----------------|------------|---------------------------------------------------------------------|
| 0              | OFF        | Acquisition stopped, only touch detection interrupt is still valid. |
| 1              | ONE-SHOT   | Perform acquisition once every time MPU write '1' to                |
|                |            | REG_TOUCH_MODE.                                                     |
| 2              | FRAME-SYNC | Perform acquisition for every frame sync (~60 data                  |
|                |            | acquisition/second.                                                 |
| 3              | CONTINUOUS | Perform acquisition continuously at approximately 1000 data         |
|                |            | acquisition / second.                                               |

#### Table 4-14 Touch Controller Operating Mode

The Touch Screen Engine captures the raw X and Y coordinate and writes to register REG\_TOUCH\_RAW XY. The range of these values is 0-1023. If the touch screen is not being pressed, both registers read 65535 (FFFFh).

These touch values are transformed into screen coordinates using the matrix in registers REG\_TOUCH\_TRANSFORM\_A-F. The post-transform coordinates are available in register REG\_TOUCH\_SCREEN\_XY. If the touch screen is not being pressed, both registers read -32768 (8000h). The values for REG TOUCH TRANSFORM A-F may be computed using an on-screen calibration process.

If the screen is being touched, the screen coordinates are looked up in the screen's tag buffer, delivering a final 8-bit tag value, in REG TOUCH TAG. Because the tag lookup takes a full frame, and touch coordinates change continuously, the original (x; y) used for the tag lookup is also available in REG\_TOUCH\_TAG\_XY.

Screen touch pressure is available in REG\_TOUCH\_RZ. The value is relative to the resistance of the touch contact, a lower value indicates more pressure. The register defaults to 32767 when touch is not detected. The REG\_TOUCH\_THRESHOLD can be set to accept a touch only when the force threshold is exceeded.



### 4.8 **Power Management**

### 4.8.1 Power supply

The FT800 may be operated with a single supply of 3.3V apply to VCC and VCCIO pins. For operation with host MPU/MCU at lower supply, connect the VCCIO to MPU power to match the interface power.

| Symbol | Typical                | Description                                             |
|--------|------------------------|---------------------------------------------------------|
| VCCIO  | 1.8V, or 2.5V, or 3.3V | Supply for Host interface digital I/O pad only, LCD RGB |
|        |                        | interface supply from VCC.                              |
| VCC    | 3.3V                   | Supply for chip                                         |

Table 4-15 Power supply

### 4.8.2 Internal Regulator and POR

The 1.2V internal regulator provides power to the core circuit. The regulator is disabled when device is in POWERDOWN state. Power down is activated either by the SCU command write or by holding down the PD\_N pin for at least 5mS to allow the 1.2V decoupling capacitor to discharge fully. The regulator is enabled only by releasing the PD\_N pin. A  $47k\Omega$  resistor is recommended to pull the PD\_N pin up to VCCIO, together with a 100nF capacitor to ground in order to delay the 1.2V regulator powering up after the VCC and VCCIO are stable.

The 1.2V internal regulator requires a compensation capacitor to be stable. A typical design puts a 4.7 $\mu$ F capacitor with ESR >0.5 $\Omega$  is required between VCC1V2 to GND pins. Do not connect any load to this pin.

The 1.2V regulator will generate Power-On-Reset (POR) pulse when the output voltage rises above the POR threshold. The POR will reset all the core digital circuits.

It is possible to use  $PD_N$  pin as an asynchronous hardware reset input. Drive  $PD_N$  low for at least 5ms and then drive it high will reset the FT800 chip.



Figure 4-8 1.2V regulator



### 4.8.3 Power Modes

When supply to VCCIO and VCC is applied, internal 1.2V regulator is powered by VCC. An internal POR pulse will be generated during the regulator power up until it is stable. After the initial power up, the FT800 will stay in STANDBY state. When needed, host can set FT800 to ACTIVE state by performing a dummy read to address 0. The graphics engine, the audio engine and the touch engine are only functional in ACTIVE state. To save power host can send command to put FT800 into any of the low power mode: STANDBY, SLEEP and POWERDOWN. In addition, host is allowed to put FT800 in POWERDOWN mode by drive PD\_N pin to low, regardless what current state it is in. Refer to Figure 4-9 Power State Transition for the power state transitions.



Figure 4-9 Power State Transition

#### 4.8.3.1 ACTIVE state

In ACTIVE state, the FT800 is in normal operation. The crystal oscillator and PLL are functioning. The system clock applied to the FT800 core engines is enabled.

#### 4.8.3.2 STANDBY state

In STANDBY state, the crystal oscillator and PLL remain functioning; the system clock applied to the FT800 core engines is disabled. All register contents are retained.

#### 4.8.3.3 SLEEP state

In SLEEP state, the crystal oscillator, PLL and system clock applied to the FT800 core engines are disabled. All register contents are retained.

#### 4.8.3.4 POWERDOWN state

In POWERDOWN state, the internal 1.2V regulator supplying the core digital logic, the crystal oscillator, the PLL and the system clock applied to the FT800 core is disabled. All register contents are lost and reset to default when the chip is next switched on.



#### 4.8.3.5 Wake up to ACTIVE from other power states

Wake up from POWERDOWN state requires the host to pull the PD\_N pin down and release, a low to high transition enables the 1.2V regulator. POR generated when 1.2V is stable and FT800 will switch to STANDBY mode after internal oscillator and PLL are up (maximum 20ms from PD\_N rising edge). The clock enable sequence mentioned in section 4.2.3 shall be executed to proper enable the system clock. From SLEEP state, host MPU reads at memory address 0 to wake the FT800 into ACTIVE state. Host needs to wait for at least 20ms before accessing any registers or commands. This is to guarantee the crystal oscillator and PLL are up and stable.

From STANDBY state, host MPU reads at memory address 0 to wake the FT800 into ACTIVE state. Host can immediately access any register or command.

#### 4.8.3.6 Pin Status at Different Power States

The FT800 pin status depends on the power state of the chip. See the following table for more details. At power transition from ACTIVE to STANDBY or ACTIVE to SLEEP, all pins retains their previous status. The software needs to set AUDIO\_L, BACKLIGHT and PCLK to a known state before issuing power transition commands.

| commands<br>Pin          |                                    | Decet State                                                         | Active /St-                                              | Dowor down                                      | Userid Mode                                                                        |
|--------------------------|------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------|
| Name                     | Reset State<br>(VCC / VCCIO<br>ON) | Reset State<br>(VCC / VCCIO ON)<br>Default Output Drive<br>Strength | Active/Sta<br>ndby/Sleep<br>state (VCC<br>/ VCCIO<br>ON) | Power down<br>state (VCC<br>ON / VCC1.2<br>OFF) | Hybrid Mode<br>(VCC OFF /<br>VCCIO ON)                                             |
| AUDIO_L                  | Tristate Output<br>(hi-Z)          | 16mA                                                                | Output                                                   | Retain<br>previous state                        |                                                                                    |
| SPI_SCL<br>K/I2C_S<br>CL | Input (floating)                   |                                                                     | Input                                                    |                                                 | Input (floating)                                                                   |
| MISO/I2<br>C_SDA         | Tristate Output<br>(hi-Z)          | 4mA                                                                 | Input/output                                             |                                                 | Tristate Output<br>(hi-Z)                                                          |
| MOSI/I2<br>C_SA0         | Input (floating)                   |                                                                     | Input                                                    |                                                 | Input (floating)                                                                   |
| CS_N/I2<br>C_SA1         | Input (floating)                   |                                                                     | Input                                                    |                                                 | Input (floating)                                                                   |
| GPIO0/I2<br>C_SA2        | Input (floating)                   |                                                                     | Input/output                                             |                                                 | Tristate Output<br>(hi-Z)                                                          |
| GPIO1                    | Tristate Output<br>(hi-Z)          | 4mA                                                                 | Input/output                                             |                                                 | Tristate Output<br>(hi-Z)                                                          |
| MODE                     | Input                              |                                                                     | Input                                                    |                                                 | Input (floating)                                                                   |
| INT_N                    | Open Drain<br>Output (hi-Z)        | 4mA                                                                 | Open Drain<br>Output                                     |                                                 | Tristate Output<br>(hi-Z)                                                          |
| PD_N                     | Input                              |                                                                     | Input                                                    |                                                 | Input (floating)                                                                   |
| X1/CLK                   | Input (floating)                   |                                                                     | Crystal<br>Oscillator<br>Input CLK<br>Input              |                                                 | Note: If<br>applicable,<br>external clock<br>on X1/CLK pin<br>should be<br>removed |
| X2                       | Output (hi-Z)                      |                                                                     | Crystal<br>Oscillator<br>Output                          |                                                 |                                                                                    |
| X+                       | Tristate Output<br>(hi-Z)          |                                                                     | Input/output                                             | Retain<br>Previous State                        |                                                                                    |
| Y+                       | Tristate Output<br>(hi-Z)          |                                                                     | Input/output                                             | Retain<br>Previous State                        |                                                                                    |
| X-                       | Tristate Output<br>(hi-Z)          |                                                                     | Input/output                                             | Retain<br>Previous State                        |                                                                                    |
| Y-                       | Tristate Output<br>(hi-Z)          |                                                                     | Input/output                                             | Retain<br>Previous State                        |                                                                                    |
| BACKLIG                  | Output                             | 4mA                                                                 | Output                                                   | Retain                                          |                                                                                    |



Document No.: BRT\_000039 Clearance No.: BRT#001

| Pin<br>Name                  | Reset State<br>(VCC / VCCIO<br>ON) | Reset State<br>(VCC / VCCIO ON)<br>Default Output Drive<br>Strength | Active/Sta<br>ndby/Sleep<br>state (VCC<br>/ VCCIO<br>ON) | Power down<br>state (VCC<br>ON / VCC1.2<br>OFF) | Hybrid Mode<br>(VCC OFF /<br>VCCIO ON) |
|------------------------------|------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------|----------------------------------------|
| HT                           |                                    |                                                                     |                                                          | Previous State                                  |                                        |
| DE                           | Output                             | 4mA                                                                 | Output                                                   | Output Low                                      |                                        |
| VSYNC                        | Output                             | 4mA                                                                 | Output                                                   | Output Low                                      |                                        |
| HSYNC                        | Output                             | 4mA                                                                 | Output                                                   | Output Low                                      |                                        |
| DISP                         | Output                             | 4mA                                                                 | Output                                                   | Output Low                                      |                                        |
| PCLK                         | Output                             | 4mA                                                                 | Output                                                   | Output Low                                      |                                        |
| R(7:2),<br>G(7:2),<br>B(7:2) | Output                             | 4mA                                                                 | Output                                                   | Output Low                                      |                                        |

Table 4-16 Pin Status



### 5 FT800 Memory Map

All memory and registers in the FT800 core are memory mapped in 22-bits address space with 2-bits SPI/I2C command prefix. Prefix 0'b00 for read and 0'b10 for write to the address space, 0'b01 reserved for Host Commands and 0'b11 undefined. The following are the memory space defined.

| Start<br>Address | End<br>Address | Size   | NAME           | Description                                                                                                           |
|------------------|----------------|--------|----------------|-----------------------------------------------------------------------------------------------------------------------|
| 00 0000h         | 03 FFFFh       | 256 kB | RAM_G          | Main graphics RAM                                                                                                     |
| 0C 0000h         | 0C 0003h       | 4 B    | ROM_CHIPID     | FT800 chip identification and revision<br>information:<br>Byte [0:1] Chip ID: "0800"<br>Byte [2:3] Version ID: "0100" |
| 0B B23Ch         | 0F FFFBh       | 275 kB | ROM_FONT       | Font table and bitmap                                                                                                 |
| 0F FFFCh         | 0F FFFFh       | 4 B    | ROM_FONT_ADDR  | Font table pointer address                                                                                            |
| 10 0000h         | 10 1FFFh       | 8 kB   | RAM_DL         | Display List RAM                                                                                                      |
| 10 2000h         | 10 23FFh       | 1 kB   | RAM_PAL        | Palette RAM                                                                                                           |
| 10 2400h         | 10 257Fh       | 380 B  | REG_*          | Registers                                                                                                             |
| 10 8000 h        | 10 8FFFh       | 4 kB   | RAM_CMD        | Command buffer                                                                                                        |
| 1C 2000 h        | 1C 27FFh       | 2 kB   | RAM_SCREENSHOT | Screenshot readout buffer                                                                                             |

#### Table 5-1 FT800 Memory Map

**Note 1:** The addresses beyond this table are reserved and shall not be read or written unless otherwise specified.

**Note 2:** The ROM\_CHIPID utilizes a part of shadow address from ROM\_FONT address space.

### 5.1 FT800 Registers

Table 5.1 shows the complete list of the FT800 registers. Refer to <u>FT800 Series Programmers Guide</u>, Chapter 2 for details of the register function.

| Address | Register Name  | Bits | Access | Reset<br>value | Description                                                  |
|---------|----------------|------|--------|----------------|--------------------------------------------------------------|
| 102400h | REG_ID         | 8    | r/o    | 7Ch            | Identification register, always reads as 7Ch                 |
| 102404h | REG_FRAMES     | 32   | r/o    | 000000<br>00h  | Frame counter, since reset                                   |
| 102408h | REG_CLOCK      | 32   | r/o    | 000000<br>00h  | Clock cycles, since reset                                    |
| 10240Ch | REG_FREQUENCY  | 27   | r/w    | 02DC6C<br>00h  | Main clock frequency                                         |
| 102410h | REG_RENDERMODE | 1    | r/w    | 00h            | Rendering mode:<br>0 = normal, 1 = single-line               |
| 102414h | REG_SNAPY      | 9    | r/w    | 00h            | Scan line select for RENDERMODE 1                            |
| 102418h | REG_SNAPSHOT   | 1    | r/o    | -              | trigger for RENDERMODE 1                                     |
| 10241Ch | REG_CPURESET   | 1    | r/w    | 00h            | Graphics, audio and touch engines reset control              |
| 102420h | REG_TAP_CRC    | 32   | r/o    | -              | Live video tape crc. Frame CRC is<br>computed every DL SWAP. |
| 102424h | REG_TAP_MASK   | 32   | r/w    | FFFFFFF<br>Fh  | Live video tape mask                                         |
| 102428h | REG_HCYCLE     | 10   | r/w    | 224h           | Horizontal total cycle count                                 |
| 10242Ch | REG_HOFFSET    | 10   | r/w    | 02Bh           | Horizontal display start offset                              |
| 102430h | REG_HSIZE      | 10   | r/w    | 1E0h           | Horizontal display pixel count                               |
| 102434h | REG_HSYNC0     | 10   | r/w    | 000h           | Horizontal sync fall offset                                  |
| 102438h | REG_HSYNC1     | 10   | r/w    | 029h           | Horizontal sync rise offset                                  |
| 10243Ch | REG_VCYCLE     | 10   | r/w    | 124h           | Vertical total cycle count                                   |
| 102440h | REG_VOFFSET    | 10   | r/w    | 00Ch           | Vertical display start offset                                |
| 102444h | REG_VSIZE      | 10   | r/w    | 110h           | Vertical display line count                                  |
| 102448h | REG_VSYNC0     | 10   | r/w    | 000h           | Vertical sync fall offset                                    |



Document No.: BRT\_000039 Clearance No.: BRT#001

| Address         Register Name         Bits         Access         Resct         Description           10244Ch         REG         VSVNC1         10         r/w         000h         Display list swap control           102459h         REG         DISTATE         1         r/w         00h         Display list swap control           102459h         REG         DITTATE         1         r/w         00h         Display list swap control           102459h         REG         OTTATE         1         r/w         00h         Dutput Bits resolution, 3x3x3 bits           102460h         REG_SWIZZLE         4         r/w         00h         Dutput RGB signal swizzle           102460h         REG_SWIZZLE         4         r/w         00h         Dutput RGB signal swizzle           102460h         REG_SWIZZLE         4         r/w         00h         Dutput RGB signal swizzle           102460h         REG_SWIZZLE         4         r/w         00h         Dutput RGB signal swizzle           102470h         REG         Strag agery X coordinate         Dutput RGB signal swizzle         Dutput RGB signal swizzle           102470h         REG TAG Y         9         r/w         ODh Tag query X coordinate           102470h </th <th>_</th> <th></th> <th></th> <th></th> <th>-</th> <th>: BRI_000039 Clearance No.: BRI#001</th>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _            |                    |      |        | -              | : BRI_000039 Clearance No.: BRI#001  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------|------|--------|----------------|--------------------------------------|
| 102450h         REG_DLSWAP         2         r/w         00h         Display list swap control           102455h         REG_ROTATE         1         r/w         00h         Output bit resolution, 3x3x3 bits           10245ch         REG_DTITHER         1         r/w         10         Output bit resolution, 3x3x3 bits           10246ch         REG_CSPREAD         1         r/w         10         Output clock spreading enable           10246ch         REG_CSPREAD         1         r/w         00h         PCLK polarity:           10246ch         REG_CSPREAD         1         r/w         00h         PCLK resolution, PCLK rising edge,           10247ch         REG TAG_X         9         r/w         000h         Tag query Y coordinate           10247ch         REG VOL SOUND         8         r/w         PFh         Volume for synthesizer sound           10247ch         REG_VOL SOUND         8         r/w         PFh         Volume for synthesizer sound           10248ch         REG_PLAY         1         r/w         00h         Tag query Y coordinate           10249th         REG_PLAY         1         r/w         00h         GPIQ pin value (bit 0, 1, 7);           10248ch         REG_PLAYA         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Address      | Register Name      | Bits | Access | Reset<br>value | Description                          |
| 102450h         REG_DLSWAP         2         r/w         00h         Display list swap control           102455h         REG_ROTATE         1         r/w         00h         Output bit resolution, 3x3x3 bits           10245ch         REG_DTITHER         1         r/w         10         Output bit resolution, 3x3x3 bits           10246ch         REG_CSPREAD         1         r/w         10         Output clock spreading enable           10246ch         REG_CSPREAD         1         r/w         00h         PCLK polarity:           10246ch         REG_CSPREAD         1         r/w         00h         PCLK resolution, PCLK rising edge,           10247ch         REG TAG_X         9         r/w         000h         Tag query Y coordinate           10247ch         REG VOL SOUND         8         r/w         PFh         Volume for synthesizer sound           10247ch         REG_VOL SOUND         8         r/w         PFh         Volume for synthesizer sound           10248ch         REG_PLAY         1         r/w         00h         Tag query Y coordinate           10249th         REG_PLAY         1         r/w         00h         GPIQ pin value (bit 0, 1, 7);           10248ch         REG_PLAYA         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10244Ch      | REG_VSYNC1         | 10   | r/w    | 00Ah           | Vertical sync rise offset            |
| 102456h         REG_OUTBITS         9         r/w         106h         Output bit resolution, 3x33 bits           102456h         REG_DTHER         1         r/w         00h         Output RGB signal swizzle           102466h         REG_CSPREAD         1         r/w         00h         Output RGB signal swizzle           102466h         REG_CPCLK_POL         1         r/w         0         PCLK polarity:           0         output on PCLK failing edge,         -         0         -         output on PCLK failing edge,           102476h         REG_TAG_X         9         r/w         000h         Pag query X coordinate           102477h         REG_TAG_X         9         r/w         000h         Tag query X coordinate           102477h         REG_VOL_SOUND         8         r/w         00h         Tag query X coordinate           102484h         REG_POL_NOUND         8         r/w         000h         Sound effect select           102486h         REG_POL_NONND         8         r/w         00h         GPIO pin direction,           102486h         REG_PLAY         1         r/w         00h         Sound effect select           102486h         REG_INT_FLAGS         8         r/o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 102450h      | REG_DLSWAP         | 2    | r/w    | 00h            |                                      |
| 102456h         REG_OUTBITS         9         r/w         106h         Output bit resolution, 3x33 bits           102456h         REG_DTHER         1         r/w         00h         Output RGB signal swizzle           102466h         REG_CSPREAD         1         r/w         00h         Output RGB signal swizzle           102466h         REG_CPCLK_POL         1         r/w         0         PCLK polarity:           0         output on PCLK failing edge,         -         0         -         output on PCLK failing edge,           102476h         REG_TAG_X         9         r/w         000h         Pag query X coordinate           102477h         REG_TAG_X         9         r/w         000h         Tag query X coordinate           102477h         REG_VOL_SOUND         8         r/w         00h         Tag query X coordinate           102484h         REG_POL_NOUND         8         r/w         000h         Sound effect select           102486h         REG_POL_NONND         8         r/w         00h         GPIO pin direction,           102486h         REG_PLAY         1         r/w         00h         Sound effect select           102486h         REG_INT_FLAGS         8         r/o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 102454h      | REG ROTATE         | 1    | r/w    | 00h            |                                      |
| 10245Ch         REG_DITHER         1         r/w         1         Output dither enable           102460h         REG_SVIZLE         4         r/w         00         Output clock spreading enable           102460h         REG_SVIZLE         4         r/w         00         Output clock spreading enable           102460h         REG_SPCLK_POL         1         r/w         0         PCLK fragmenty divider, 0         elable           10247ch         REG_TAG_X         9         r/w         000h         Tag query X coordinate         10247ch           10247ch         REG_TAG_X         9         r/w         000h         Tag query X coordinate         10247ch           10247ch         REG_SOLDD         8         r/w         000h         Tag query X coordinate         10247ch           102480h         REG_SOLDD         16         r/w         000h         Sound effect select         10248ah         REG_SOLDD         16         r/w         00h         GPIO pin value (bit 0, 1, 7);<br>output (b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |              |                    | 9    |        |                |                                      |
| 102460h         REG_SWIZZLE         4         r/w         00h         Output RGB signal                                      |              |                    | 1    |        |                |                                      |
| 102464h         REG_SPREAD         1         r/w         1         Output clock spreading enable           102464h         REG_PCLK_POL         1         r/w         0         PCLK polarity:         0         = output on PCLK failing edge           10246Ch         REG_TAG_X         9         r/w         000h         Tag query X coordinate           102470h         REG_TAG_X         9         r/w         000h         Tag query X coordinate           102472h         REG_TAG_X         9         r/w         000h         Tag query X coordinate           102473h         REG_VOL_SOUND         8         r/w         00h         Tag query Y coordinate           102480h         REG_SOU_SOUND         16         r/w         00h         Sound effect select           102484h         REG_SOL_SOUND         16         r/w         00h         Sound effect select           102484h         REG_SOL         8         r/w         00h         Sound effect select         10/tots           102480h         REG_INT_ENAS         8         r/w         00h         Interrupt fags, clear by read           102490h         REG_INT_ENASK         8         r/w         00h         Interrupt fags, clear by read           102494h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |              |                    |      |        |                |                                      |
| 102468h         REG_PCLK_POL         1         r/w         0         PCLK polarity:<br>0 = output on PCLK rising edge,<br>1 = output on PCLK failing edge           10247Ch         REG_PCLK         8         r/w         00h         PCLK frequency divider, 0 = disable           10247Ch         REG_TAG_X         9         r/w         000h         Tag query X coordinate           10247Ah         REG_TAG_X         9         r/w         000h         Tag query X coordinate           10247Ah         REG_TAG_X         9         r/w         000h         Tag query X coordinate           10247Ah         REG_VOL_PB         8         r/w         00h         Tag query X coordinate           102480h         REG_VOL_SOUND         16         r/w         000h         Start effect playback           102484h         REG_PIO_DIR         8         r/w         00h         GPIO pin value (bit 0,1,7);<br>outputp in drive strength(bit 2-6)           102494h         Reserved         -         -         Reserved         -           102495h         REG_INT_ELAGS         8         r/w         00h         Interrupt flags, clear by read           102440h         REG_INT_MASK         8         r/w         00h         Audio playback AM stat address           10244Ah                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              |                    |      |        |                |                                      |
| D = output on PCLK rising edge,<br>1 = output on PCLK failing edge           10247Ch         REG TAG X         9         r/w         000h         Tag query X coordinate           10247Ch         REG TAG X         9         r/w         000h         Tag query X coordinate           10247Ch         REG TAG X         9         r/w         000h         Tag query X coordinate           10247Ch         REG TAG X         9         r/w         000h         Tag query X coordinate           10247Ch         REG TAG X         9         r/w         000h         Tag query X coordinate           10247Ch         REG VOL_SOUND         8         r/w         FFh         Volume for playback           102480h         REG_SOUND         16         r/w         000h         Sart effect playback           102480h         REG_GPIO_DIR         8         r/w         00h         GPIO pin value (bit 0,1,7);           012490h         REG INT FLAGS         8         r/w         00h Interrupt flags, clear by read           102490h         REG INT FLAGS         8         r/w         Oblobal interrupt nable           102440h         REG INT MASK         8         r/w         Fh         Interrupt nable           102440h         REG PLAYBACK_EREND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              |                    |      |        |                |                                      |
| Image: Instant Section 2016         Image: Imag | 102 10011    |                    | -    | .,     | Ŭ              |                                      |
| 1024ECh         REG         PCLK         B         r/w         00h         PCLK frequency divider, 0 = disable           102470h         REG         TAG         Y         00h         Tag query X coordinate           102477h         REG         TAG         8         r/w         00h         Tag query X coordinate           10247ch         REG         TAG         8         r/w         00h         Tag query X coordinate           10247ch         REG         TAG         8         r/w         00h         Tag query X coordinate           102480h         REG         SQUDD         8         r/w         00h         Stat effect select           102484h         REG         GPIO pin direction,         0         = input, 1 = output           102490h         REG         REG         Fr/w         00h         Interrupt         flags, clear by read           102494h         Reserved         -         -         Reserved         -         -           102494h         REG         INT EN         1         r/w         00h         Global interrupt         flags, clear by read           102490h         REG         INT EN         1         r/w         00h         Audio playback KMM stat address </td <td></td> <td></td> <td></td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |              |                    |      |        |                |                                      |
| 102470h         REG TAG X         9         r/w         000h         Tag query X coordinate           102474h         REG TAG Y         9         r/w         000h         Tag query Y coordinate           102472h         REG TAG Y         9         r/w         ODh         Tag query Y coordinate           102470h         REG VOL PB         8         r/w         FFh         Volume for Jayback           102480h         REG VOL SOUND         16         r/w         ODOh         Start effect playback           102488h         REG PLAY         1         r/w         00h         Start effect playback           102480h         REG GPIO         8         r/w         00h         GPIO pin direction,           102494h         Reserved         -         -         Reserved         -           102494h         Reserved         -         -         Reserved         -           102498h         REG INT FLAGS         8         r/w         00h         Interrupt enable         -           102498h         REG PLAYBACK START         20         r/w         00000h         Audio playback Sample length (bytes)           1024A4h         REG PLAYBACK_READPT         20         r/w         00000h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 10246Ch      | REG POLK           | 8    | r/w    | 00h            |                                      |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |              |                    |      |        |                |                                      |
| 102478h         REG TAG         8         r/o         00h         Tag query result           102470h         REG VOL PB         8         r/w         FFh         Volume for playback           102480h         REG VOL SOUND         16         r/w         0000h         Sound effect select           102488h         REG PLAY         1         r/w         00h         Start effect playback           102480h         REG_GPIO_DIR         8         r/w         00h         GPIO pin direction,           102490h         REG_GPIO         8         r/w         00h         GPIO pin value (bit 0,1,7);           102494h         Reserved         -         -         Reserved         -           102494h         REG INT FLAGS         8         r/o         00h         Interrupt flags, clear by read           102492ch         REG INT MASK         8         r/w         00000h         Audio playback sample length (bytes)           1024A4h         REG PLAYBACK_ERATT         20         r/w         00000h         Audio playback sample length (bytes)           1024Ach         REG_PLAYBACK_READPT         20         r/o         -         Audio playback sample length (bytes)           1024Ach         REG_PLAYBACK_FREQ         16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |                    |      |        |                |                                      |
| 10247Ch         REG         VOL         PB         8         r/w         FFh         Volume for playback           102484h         REG         SOUND         16         r/w         O000h         Sound effect select           102484h         REG         GPIO_DIR         8         r/w         0000h         Sound effect select           102482h         REG_GPIO_DIR         8         r/w         0h         GPIO_pin direction,           102484h         REG_GPIO_REG_INT_EN         8         r/w         00h         GPIO_pin value (bit 0,1,7);           102494h         Reserved         -         -         -         Reserved           102492ch         REG_INT_EN         1         r/w         00h         Interrupt flags, clear by read           102492ch         REG INT_EN         1         r/w         00h         Audio playback RAM start address           10244Ah         REG PLAYBACK_LENGT         20         r/w         00000h         Audio playback sample length (bytes)           1024AAh         REG_PLAYBACK_READPT         20         r/w         0h         Audio playback sampling frequency           1024Abh         REG_PLAYBACK_FORMA         2         r/w         0h         Audio playback loop enable <tr< td=""><td></td><td></td><td></td><td></td><td></td><td></td></tr<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |              |                    |      |        |                |                                      |
| 102480h         REG_VOL_SOUND         8         r/w         FFh         Volume for synthesizer sound           102488h         REG_SUND         16         r/w         0000h         Sound effects select           102488h         REG_PLAY         1         r/w         0h         Start effect playback           102488h         REG_GPIO_DIR         8         r/w         00h         GPIO pin value (bit 0,1,7);<br>output pin drive strength(bit 2-6)           102499h         REG_GPIO         8         r/w         00h         Interrupt flags, clear by read           102498h         REG_INT_FLAGS         8         r/w         0h         Interrupt flags, clear by read           102492h         REG_INT_MASK         8         r/w         00000h         Audio playback RAM start address           1024498h         REG_PLAYBACK_START         20         r/w         00000h         Audio playback RAM start address           102448h         REG_PLAYBACK_ERADPT         20         r/w         00000h         Audio playback sample length (bytes)           102448h         REG_PLAYBACK_FREQ         16         r/w         0h         Audio playback format           10248bh         REG_PLAYBACK_FORMA         2         r/w         0h         Audio playback format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |                    |      |        |                |                                      |
| 102484h         REG_SOUND         16         r/w         0000h         Sound effect select           102486h         REG_PLAY         1         r/w         0h         Stat effect playback           102486h         REG_GIO_DIR         8         r/w         00h         GPID pin direction,           102490h         REG_GPIO         8         r/w         00h         GPID pin value (bit 0,1,7);           102494h         Reserved         -         -         Reserved         -           102492h         REG_INT_FLAGS         8         r/w         00h         Interrupt flags, clear by read           102492h         REG_INT_EN         1         r/w         0000Dh         Audio playback RAM stat address           102494h         REG_PLAYBACK_START         20         r/w         00000Dh         Audio playback RAM stat address           1024A8h         REG_PLAYBACK_LENGT         20         r/w         00000h         Audio playback sample length (bytes)           1024A8h         REG_PLAYBACK_READPT         20         r/o         -         Audio playback current read pointer           1024B8h         REG_PLAYBACK_FREQ         16         r/w         0h         Audio playback format           1         r/w         0h <td></td> <td></td> <td></td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |                    |      |        |                |                                      |
| 102488h       REG_PLAY       1       r/w       0h       Start effect playback         10248Ch       REG_GPLO_DIR       8       r/w       8h       GPL0 pin direction,         102490h       REG_GPLO       8       r/w       0h       GPL0 pin value (bit 0,1,7);         102490h       REG_INT_FLAGS       8       r/w       0h       Interrupt flags, clear by read         102492h       REG_INT_EN       1       r/w       0h       Interrupt flags, clear by read         102492h       REG_INT_MASK       8       r/w       Oth Interrupt flags, clear by read         102440h       REG_INT_MASK       8       r/w       Obloab interrupt enable         10244Ah       REG_PLAYBACK_LENGT       20       r/w       Obloab interrupt enable mask         1024AAh       REG_PLAYBACK_LENGT       20       r/w       Obloab Addio playback sample length (bytes)         1024AAh       REG_PLAYBACK_FREQ       16       r/w       1F40h       Audio playback format         1024B4h       REG_PLAYBACK_FORMA       2       r/w       0h       Audio playback loop enable         1024B4h       REG_PLAYBACK_LOOP       1       r/w       0h       Audio playback loop enable         1024B4h       REG_PLAYBACK_LOOP <t< td=""><td></td><td></td><td></td><td></td><td></td><td></td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |                    |      |        |                |                                      |
| 10248Ch         REG_GPIO_DIR         8         r/w         80h         GPIO pin direction,<br>0 = input, 1 = output           102490h         REG_GPIO         8         r/w         00h         GPIO pin value (bit 0,1,7);<br>output pin drive strength(bit 2-6)           102494h         Reserved         -         -         -         Reserved           102492h         REG_INT_FLAGS         8         r/o         00h         Interrupt flags, clear by read           102492h         REG_INT_MASK         8         r/w         0000h         Audio playback RAM start address           1024494h         REG_PLAYBACK_START         20         r/w         00000h         Audio playback sample length (bytes)           1024A8h         REG_PLAYBACK_LENGT         20         r/w         00000h         Audio playback sample length (bytes)           1024B0h         REG_PLAYBACK_READPT         20         r/o         -         Audio playback sampling frequency (H2)           1024B0h         REG_PLAYBACK_FORMA         2         r/w         0h         Audio playback loop enable           1024B2h         REG_PLAYBACK_LOOP         1         r/w         0h         Audio playback loop enable           1024B2h         REG_PLAYBACK_LOOP         1         r/w         0h         Audio playb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              |                    |      |        |                |                                      |
| 00000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              |                    |      |        |                |                                      |
| 102490hREG_GPIO8r/w00hGPIO pin value (bit 0,1,7);<br>output pin drive strength(bit 2-6)102494hReservedReserved102492hREG INT FLAGS8r/o00hInterrupt flags, clear by read102492hREG INT EN1r/w0hGlobal interrupt enable102440hREG INT_MASK8r/wFFhInterrupt enable mask1024A0hREG PLAYBACK START20r/w00000hAudio playback RAM start address1024A4hREG_PLAYBACK_START20r/w00000hAudio playback sample length (bytes)1024A2hREG_PLAYBACK_READPT20r/o-Audio playback sample length (bytes)1024B0hREG_PLAYBACK_FORMA2r/w0hAudio playback sampling frequency<br>(Hz)1024B2hREG_PLAYBACK_FORMA2r/w0hAudio playback loop enable1024B2hREG_PLAYBACK_LOOP1r/w0hAudio playback loop enable1024B2hREG_PLAYBACK_PLAY1r/o0hStart audio playback1024B2hREG_PLAYBACK_PLAY1r/o0hStart audio playback1024B2hREG_PLAYBACK_PLAY1r/o0hStart audio playback1024B2hREG_PLAYBACK_PLAY1r/o0hStart audio playback1024B3hREG_PLAYBACK_PLAY1r/o0hStart audio playback1024B3hREG_PLAYBACK_PLAY1r/o0hStart audio playback1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10248Ch      | REG_GPIO_DIR       | 8    | r/w    | 80h            |                                      |
| InterventInterventOutput pin drive strength(bit 2-6)102499hReservedReserved102499chREG_INT_EN1r/w0hGlobal interrupt enable102499chREG_INT_EN1r/w0hGlobal interrupt enable1024AbhREG_INT_KEN1r/w00000hAudio playback RAM start address1024AbhREG_PLAYBACK_START20r/w00000hAudio playback sample length (bytes)1024AbhREG_PLAYBACK_READPT20r/w00000hAudio playback sample length (bytes)1024B0hREG_PLAYBACK_REQ16r/w1F40hAudio playback sampling frequency1024B0hREG_PLAYBACK_FREQ16r/w0hAudio playback format1024B0hREG_PLAYBACK_LOOP1r/w0hAudio playback loop enable1024B0hREG_PLAYBACK_LOOP1r/w0hAudio playback loop enable1024B2hREG_PLAYBACK_PLAY1r/o0hStart audio playback1024B2hREG_PLAYBACK_PLAY1r/o0hStart audio playback1024B2hREG_PLAYBACK_PLAY1r/o0hStart audio playback1024B2hREG_PLAYBACK_PLAY1r/w00FAhBaCKLIGHT PWM output frequency1024C4hREG_PWM_DUTY8r/w80hBACKLIGHT PWM output duty cycle1024C4hREG_MACRO_032r/w00000hDisplay list macro command 01024C4hREG_CMD_READ12r/w00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |                    |      |        |                |                                      |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 102490h      | REG_GPIO           | 8    | r/w    | 00h            |                                      |
| 102498h       REG_INT_FLAGS       8       r/o       00h       Interrupt flags, clear by read         10249Ch       REG_INT_EN       1       r/w       0h       Global interrupt enable         1024A0h       REG_INT_MASK       8       r/w       00000h       Audio playback RAM start address         1024A4h       REG_PLAYBACK_START       20       r/w       00000h       Audio playback sample length (bytes)         1024A2h       REG_PLAYBACK_READPT       20       r/w       00000h       Audio playback sample length (bytes)         1024B0h       REG_PLAYBACK_READPT       20       r/o       -       Audio playback sampling frequency         1024B2h       REG_PLAYBACK_FREQ       16       r/w       1F40h       Audio playback format         1       T       -       0h       Audio playback format       -         1024B2h       REG_PLAYBACK_FORMA       2       r/w       0h       Audio playback loop enable         1024B2h       REG_PLAYBACK_LOOP       1       r/w       0h       Audio playback loop enable         1024B2h       REG_PLAYBACK_PLAY       1       r/o       0h       Start audio playback       -         1024B2h       REG_PLAYBACK_PLAY       1       r/o       0h       Star                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              |                    |      |        |                |                                      |
| 10249Ch       REG_INT_EN       1       r/w       0h       Global interrupt enable         1024A0h       REG_INT_MASK       8       r/w       FFh       Interrupt enable mask         1024A4h       REG_PLAYBACK_START       20       r/w       00000h       Audio playback RaM start address         1024A2h       REG_PLAYBACK_LENGT       20       r/w       00000h       Audio playback sample length (bytes)         1024A2h       REG_PLAYBACK_LENGT       20       r/o       -       Audio playback sample length (bytes)         102482h       REG_PLAYBACK_FREQ       16       r/w       1F40h       Audio playback sampling frequency (Hz)         102482h       REG_PLAYBACK_FORMA       2       r/w       0h       Audio playback loop enable         102482h       REG_PLAYBACK_LOOP       1       r/w       0h       Audio playback loop enable         102482h       REG_PLAYBACK_LOOP       1       r/w       0h       Audio playback loop enable         102482h       REG_PLAYBACK_LOOP       1       r/w       0h       Audio playback loop enable         102482h       REG_PLAYBACK_LOOP       1       r/w       0h       Audio playback loop enable         102482h       REG_PLAYBACK_PLAY       1       r/o       0h <td></td> <td></td> <td>-</td> <td></td> <td>-</td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              |                    | -    |        | -              |                                      |
| 1024A0hREG_INT_MASK8r/wFFhInterrupt enable mask1024A4hREG_PLAYBACK_START20r/w00000hAudio playback RAM start address1024A8hREG_PLAYBACK_LENGT20r/w00000hAudio playback sample length (bytes)1024AChREG_PLAYBACK_READPT20r/o-Audio playback current read pointer1024AChREG_PLAYBACK_FREQ16r/w1F40hAudio playback sampling frequency<br>(Hz)1024B0hREG_PLAYBACK_FORMA2r/w0hAudio playback loop enable1024B2hREG_PLAYBACK_LOOP1r/w0hAudio playback loop enable1024B2hREG_PLAYBACK_LOOP1r/w0hAudio playback loop enable1024B2hREG_PLAYBACK_PLAY1r/o0hStart audio playback1024B2hREG_PLAYBACK_PLAY1r/w00FAhBACKLIGHT PWM output frequency<br>(Hz)1024C0hREG_PWM_HZ14r/w00FAhBACKLIGHT PWM output duty cycle<br>0=0%, 128=100%1024C3hREG_MACRO_032r/w000000Display list macro command 01024C4hREG_CMD_READ12r/w000hCommand buffer read pointer1024E3hREG_CMD_READ12r/w000hCommand buffer read pointer1024E4hREG_CMD_READ12r/w000hCommand buffer read pointer1024E5hREG_CMD_READ12r/w000hCommand buffer write pointer1024E6hREG_TOUCH_MODE2<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              |                    |      |        | 00h            | Interrupt flags, clear by read       |
| 1024A4hREG_PLAYBACK_START20r/w00000hAudio playback RAM start address1024A8hREG_PLAYBACK_LENGT20r/w00000hAudio playback sample length (bytes)1024AChREG_PLAYBACK_READPT20r/o-Audio playback current read pointer1024B0hREG_PLAYBACK_FREQ16r/w1F40hAudio playback current read pointer1024B4hREG_PLAYBACK_FORMA2r/w0hAudio playback format1024B4hREG_PLAYBACK_LOOP1r/w0hAudio playback loop enable1024B2ChREG_PLAYBACK_LOOP1r/w0hAudio playback loop enable1024B2ChREG_PLAYBACK_DLOP1r/w0hAudio playback loop enable1024B2ChREG_PLAYBACK_DLOP1r/w0hAudio playback loop enable10242ChREG_PWM_DUTY8r/w00FAhBACKLIGHT PWM output frequency<br>(H2)1024C4hREG_MACRO_032r/w000000Display list macro command 0<br>00h1024C2hREG_MACRO_132r/w000000Display list macro command 11024E0hReservedReservedReservedReserved1024E4hREG_CMD_READ12r/w000hCommand buffer read pointer1024E4hREG_TOUCH_MODE <td>10249Ch</td> <td></td> <td></td> <td>r/w</td> <td>0h</td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10249Ch      |                    |      | r/w    | 0h             |                                      |
| 1024A8hREG_PLAYBACK_LENGT20r/w00000hAudio playback sample length (bytes)1024AChREG_PLAYBACK_READPT20r/o-Audio playback current read pointer1024B0hREG_PLAYBACK_FREQ16r/w1F40hAudio playback sampling frequency1024B4hREG_PLAYBACK_FORMA2r/w0hAudio playback format1024B8hREG_PLAYBACK_LOOP1r/w0hAudio playback loop enable1024B2hREG_PLAYBACK_PLAY1r/o0hStart audio playback1024C0hREG_PLAYBACK_PLAY14r/w00FAhBACKLIGHT PWM output frequency<br>(Hz)1024C2hREG_PWM_DUTY8r/w80hBACKLIGHT PWM output duty cycle<br>0=0%, 128=100%1024C2hREG_MACRO_032r/w000000Display list macro command 01024C2hREG_MACRO_132r/w0000hDisplay list macro command 11024C2hREG_CMD_READReservedReservedReservedReserved1024E3hREG_CMD_READ12r/w000hCommand buffer read pointer1024E4hREG_CMD_READ12r/w000hCommand buffer read pointer1024E4hREG_TOUCH_MODE2r/w3hTouch-screen sampling mode1024F6hREG_TO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1024A0h      | REG_INT_MASK       | 8    | r/w    | FFh            | Interrupt enable mask                |
| 1024A8hREG_PLAYBACK_LENGT20r/w00000hAudio playback sample length (bytes)1024AChREG_PLAYBACK_READPT20r/o-Audio playback current read pointer1024B0hREG_PLAYBACK_FREQ16r/w1F40hAudio playback sampling frequency1024B4hREG_PLAYBACK_FORMA2r/w0hAudio playback format1024B8hREG_PLAYBACK_LOOP1r/w0hAudio playback loop enable1024B2hREG_PLAYBACK_PLAY1r/o0hStart audio playback1024C0hREG_PLAYBACK_PLAY14r/w00FAhBACKLIGHT PWM output frequency<br>(Hz)1024C2hREG_PWM_DUTY8r/w80hBACKLIGHT PWM output duty cycle<br>0=0%, 128=100%1024C2hREG_MACRO_032r/w000000Display list macro command 01024C2hREG_MACRO_132r/w0000hDisplay list macro command 11024C2hREG_CMD_READReservedReservedReservedReserved1024E3hREG_CMD_READ12r/w000hCommand buffer read pointer1024E4hREG_CMD_READ12r/w000hCommand buffer read pointer1024E4hREG_TOUCH_MODE2r/w3hTouch-screen sampling mode1024F6hREG_TO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1024A4h      | REG_PLAYBACK_START | 20   | r/w    | 00000h         | Audio playback RAM start address     |
| 1024ACh       REG_PLAYBACK_READPT       20       r/o       -       Audio playback current read pointer         1024B0h       REG_PLAYBACK_FREQ       16       r/w       1F40h       Audio playback sampling frequency<br>(Hz)         1024B4h       REG_PLAYBACK_FORMA       2       r/w       0h       Audio playback format         1024B8h       REG_PLAYBACK_LOOP       1       r/w       0h       Audio playback loop enable         1024BCh       REG_PLAYBACK_PLAY       1       r/o       0h       Start audio playback loop enable         1024C0h       REG_PLAYBACK_PLAY       1       r/w       00FAh       BACKLIGHT PWM output frequency<br>(Hz)         1024C4h       REG_PWM_DUTY       8       r/w       80h       BACKLIGHT PWM output duty cycle<br>0=0%, 128=100%         1024C2h       REG_MACRO_0       32       r/w       000000       Display list macro command 0         1024C2h       REG_MACRO_1       32       r/w       000000       Display list macro command 1         1024E0h       -       -       -       -       -       -         1024E0h       -       -       -       -       -       -         1024E0h       REG_CMD_WRITE       12       r/w       000h       Command buffer read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1024A8h      | REG_PLAYBACK_LENGT | 20   | r/w    | 00000h         | Audio playback sample length (bytes) |
| RRAudio playback sampling frequency<br>(Hz)1024B0hREG_PLAYBACK_FREQ16r/w1F40hAudio playback sampling frequency<br>(Hz)1024B4hREG_PLAYBACK_FORMA<br>T2r/w0hAudio playback loop enable1024B8hREG_PLAYBACK_LOOP1r/w0hAudio playback loop enable1024BChREG_PLAYBACK_PLAY1r/o0hStart audio playback1024C0hREG_PWM_HZ14r/w00FAhBACKLIGHT PWM output frequency<br>(Hz)1024C4hREG_PWM_DUTY8r/w80hBACKLIGHT PWM output duty cycle<br>0=0%, 128=100%1024C2hREG_MACRO_032r/w000000Display list macro command 01024C2hREG_MACRO_132r/w000000Display list macro command 11024E0hReserved1024E0hReserved1024E0hReserved1024E0hReserved1024E0hReserved1024E0hReserved1024E0h1024E0h13r/w000hCommand buffer read pointer1024E0h1024E0hREG_CMD_L13r/w000hCommand buffer write pointer1024E0hREG_TOUCH_MODE2r/w3hTouch-screen sampl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |              | Н                  |      |        |                |                                      |
| IndextInstruction(Hz)1024B4hREG_PLAYBACK_FORMA2r/w0hAudio playback format1024B8hREG_PLAYBACK_LOOP1r/w0hAudio playback loop enable1024BChREG_PLAYBACK_PLAY1r/o0hStart audio playback1024C0hREG_PWM_HZ14r/w00FAhBACKLIGHT PWM output frequency1024C4hREG_PWM_DUTY8r/w80hBACKLIGHT PWM output duty cycle1024C4hREG_MACRO_032r/w000000Display list macro command 01024CChREG_MACRO_132r/w000000Display list macro command 11024C0hREG_MACRO_12r/w0000hDisplay list macro command 11024C0h12r/w0000hCommand buffer read pointer1024E0h112r/w000hCommand buffer write pointer1024E0h113r/w000hCommand buffer write pointer1024E0h13r/w000hCommand buffer write pointer1024E0h13r/w000hCommand display list offset1024F0hREG_TOUCH_MODE2r/w3hTouch-screen sampling mode1024F4hREG_TOUCH_ABC_MOD1r/w1770hTouch-screen charge time, units of 61024FChREG_TOUCH_SETTLE4r/w3hTouch-screen settle time, units of 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1024ACh      |                    | 20   | r/o    | -              | Audio playback current read pointer  |
| TTAudio1024B8hREG_PLAYBACK_LOOP1r/w0hAudio playback loop enable1024BChREG_PLAYBACK_PLAY1r/o0hStart audio playback1024C0hREG_PWM_HZ14r/w00FAhBACKLIGHT PWM output frequency<br>(Hz)1024C4hREG_PWM_DUTY8r/w80hBACKLIGHT PWM output duty cycle<br>0=0%, 128=100%1024C8hREG_MACRO_032r/w000000Display list macro command 01024CChREG_MACRO_132r/w000000Display list macro command 11024D0hReservedReserved1024E0h12r/w000hCommand buffer read pointer1024E0h12r/w000hCommand buffer write pointer1024E0h12r/w000hCommand buffer write pointer1024E0h12r/w000hCommand buffer write pointer1024E0h13r/w0000hCommand buffer write pointer1024E0h13r/w000hCommand display list offset1024F0hREG_TOUCH_MODE2r/w3hTouch-screen sampling mode1024FAhREG_TOUCH_ADC_MOD1r/w1hSelect single ended (low power) or<br>differential (accurate) sampling1024FAhREG_TOUCH_CHARGE16r/w3hTouch-screen charge time, units of 6<br>clocks1024FChREG_TOUCH_SETTLE4r/w3hTouch-screen settle time, units of 6<br>clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1024B0h      | REG_PLAYBACK_FREQ  | 16   | r/w    | 1F40h          |                                      |
| 1024BChREG_PLAYBACK_PLAY1r/o0hStart audio playback1024C0hREG_PWM_HZ14r/w00FAhBACKLIGHT PWM output frequency<br>(Hz)1024C4hREG_PWM_DUTY8r/w80hBACKLIGHT PWM output duty cycle<br>0=0%, 128=100%1024C8hREG_MACRO_032r/w000000Display list macro command 0<br>00h1024CChREG_MACRO_132r/w000000Display list macro command 11024C0hReserved1024E0hReserved1024E0h12r/w000hCommand buffer read pointer1024E0h12r/w000hCommand buffer read pointer1024E0h13r/w000hCommand buffer write pointer1024E0h13r/w000hCommand buffer write pointer1024E0h13r/w000hCommand display list offset1024E0h13r/w000hCommand display list offset1024E0hREG_TOUCH_MODE2r/w3h1024F0hREG_TOUCH_ADC_MOD1r/w1h1024F0hREG_TOUCH_CHARGE16r/w3h1024F0hREG_TOUCH_CHARGE16r/w3h1024F0hREG_TOUCH_CHARGE16r/w3h1024F0hREG_TOUCH_CHARGE16r/w3h1024F0hREG_TOUCH_SETTLE4r/w3h1024F0hREG_TOUCH_SETTLE4r/w3h <td>1024B4h</td> <td></td> <td>2</td> <td>r/w</td> <td>0h</td> <td>Audio playback format</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1024B4h      |                    | 2    | r/w    | 0h             | Audio playback format                |
| 1024BChREG_PLAYBACK_PLAY1r/o0hStart audio playback1024C0hREG_PWM_HZ14r/w00FAhBACKLIGHT PWM output frequency<br>(Hz)1024C4hREG_PWM_DUTY8r/w80hBACKLIGHT PWM output duty cycle<br>0=0%, 128=100%1024C8hREG_MACRO_032r/w000000Display list macro command 0<br>00h1024CChREG_MACRO_132r/w000000Display list macro command 11024C0hReserved1024E0hReserved1024E0h12r/w000hCommand buffer read pointer1024E0h12r/w000hCommand buffer read pointer1024E0h13r/w000hCommand buffer write pointer1024E0h13r/w000hCommand buffer write pointer1024E0h13r/w000hCommand display list offset1024E0h13r/w000hCommand display list offset1024E0hREG_TOUCH_MODE2r/w3h1024F0hREG_TOUCH_ADC_MOD1r/w1h1024F0hREG_TOUCH_CHARGE16r/w3h1024F0hREG_TOUCH_CHARGE16r/w3h1024F0hREG_TOUCH_CHARGE16r/w3h1024F0hREG_TOUCH_CHARGE16r/w3h1024F0hREG_TOUCH_SETTLE4r/w3h1024F0hREG_TOUCH_SETTLE4r/w3h <td>1024B8h</td> <td>REG PLAYBACK LOOP</td> <td>1</td> <td>r/w</td> <td>0h</td> <td>Audio playback loop enable</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1024B8h      | REG PLAYBACK LOOP  | 1    | r/w    | 0h             | Audio playback loop enable           |
| 1024C0hREG_PWM_HZ14r/w00FAhBACKLIGHT PWM output frequency<br>(Hz)1024C4hREG_PWM_DUTY8r/w80hBACKLIGHT PWM output duty cycle<br>0=0%, 128=100%1024C8hREG_MACRO_032r/w000000Display list macro command 01024CChREG_MACRO_132r/w000000Display list macro command 11024D0hReservedReservedReserved-1024E0h12r/w000hCommand buffer read pointer1024E0h12r/w000hCommand buffer read pointer1024E0h13r/w000hCommand buffer write pointer1024E0h13r/w000hCommand buffer write pointer1024F0hREG_CMD_DL13r/w000hCommand display list offset1024F0hREG_TOUCH_MODE2r/w3hTouch-screen sampling mode1024F8hREG_TOUCH_CHARGE16r/w1170hTouch-screen charge time, units of 6<br>clocks1024FChREG_TOUCH_SETTLE4r/w3hTouch-screen settle time, units of 6<br>clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |                    |      |        |                |                                      |
| 1024C4hREG_PWM_DUTY8r/w80hBACKLIGHT PWM output duty cycle<br>0=0%, 128=100%1024C8hREG_MACRO_032r/w000000<br>00hDisplay list macro command 0<br>00h1024CChREG_MACRO_132r/w000000<br>00hDisplay list macro command 11024D0hReservedReserved1024E0h12r/w000hCommand buffer read pointer1024E4hREG_CMD_READ12r/w000h1024E5hREG_CMD_DL13r/w000h1024E0hREG_TOUCH_MODE2r/w3h1024F0hREG_TOUCH_ADC_MOD1r/w1hSelect single ended (low power) or<br>differential (accurate) sampling1024F8hREG_TOUCH_CHARGE16r/w1770hTouch-screen charge time, units of 6<br>clocks1024FChREG_TOUCH_SETTLE4r/w3hTouch-screen settle time, units of 6<br>clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              |                    | 14   | r/w    |                | BACKLIGHT PWM output frequency       |
| 1024C8hREG_MACRO_032r/w000000<br>00hDisplay list macro command 0<br>00h1024CChREG_MACRO_132r/w000000<br>00hDisplay list macro command 1<br>00h1024D0hReservedReserved1024E0h12r/w000hCommand buffer read pointer1024E4hREG_CMD_READ12r/w000hCommand buffer write pointer1024E8hREG_CMD_DL13r/w000hCommand buffer write pointer1024E0hREG_CMD_DL13r/w000hCommand display list offset1024E0hREG_TOUCH_MODE2r/w3hTouch-screen sampling mode1024F0hREG_TOUCH_ADC_MOD1r/w1hSelect single ended (low power) or<br>differential (accurate) sampling1024F8hREG_TOUCH_CHARGE16r/w1770hTouch-screen charge time, units of 6<br>clocks1024FChREG_TOUCH_SETTLE4r/w3hTouch-screen settle time, units of 6<br>clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1024C4h      | REG_PWM_DUTY       | 8    | r/w    | 80h            | BACKLIGHT PWM output duty cycle      |
| 1024CChREG_MACRO_132r/w000000Display list macro command 11024D0hReservedReserved-1024E0hReserved1024E4hREG_CMD_READ12r/w000hCommand buffer read pointer1024E8hREG_CMD_WRITE12r/w000hCommand buffer write pointer1024E0hREG_CMD_DL13r/w000hCommand display list offset1024F0hREG_TOUCH_MODE2r/w3hTouch-screen sampling mode1024F4hREG_TOUCH_ADC_MOD1r/w1hSelect single ended (low power) or<br>differential (accurate) sampling1024F8hREG_TOUCH_CHARGE16r/w1770hTouch-screen charge time, units of 6<br>clocks1024FChREG_TOUCH_SETTLE4r/w3hTouch-screen settle time, units of 6<br>clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1024C8h      | REG_MACRO_0        | 32   | r/w    |                |                                      |
| 1024D0h<br>-<br>1024E0hReserved-<br>-<br><br>-<br>-Reserved1024E0h1024E4hREG_CMD_READ12r/w000hCommand buffer read pointer1024E8hREG_CMD_WRITE12r/w000hCommand buffer write pointer1024EChREG_CMD_DL13r/w000hCommand display list offset1024F0hREG_TOUCH_MODE2r/w3hTouch-screen sampling mode1024F4hREG_TOUCH_ADC_MOD1r/w1hSelect single ended (low power) or<br>differential (accurate) sampling1024F8hREG_TOUCH_CHARGE16r/w1770hTouch-screen charge time, units of 6<br>clocks1024FChREG_TOUCH_SETTLE4r/w3hTouch-screen settle time, units of 6<br>clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1024CCh      | REG_MACRO_1        | 32   | r/w    | 000000         | Display list macro command 1         |
| 1024E4hREG_CMD_READ12r/w000hCommand buffer read pointer1024E8hREG_CMD_WRITE12r/w000hCommand buffer write pointer1024EChREG_CMD_DL13r/w000hCommand display list offset1024F0hREG_TOUCH_MODE2r/w3hTouch-screen sampling mode1024F4hREG_TOUCH_ADC_MOD1r/w1hSelect single ended (low power) or<br>differential (accurate) sampling1024F8hREG_TOUCH_CHARGE16r/w1770hTouch-screen charge time, units of 6<br>clocks1024FChREG_TOUCH_SETTLE4r/w3hTouch-screen settle time, units of 6<br>clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1024D0h<br>- | Reserved           | -    | -      | -              | Reserved                             |
| 1024E4hREG_CMD_READ12r/w000hCommand buffer read pointer1024E8hREG_CMD_WRITE12r/w000hCommand buffer write pointer1024EChREG_CMD_DL13r/w000hCommand display list offset1024F0hREG_TOUCH_MODE2r/w3hTouch-screen sampling mode1024F4hREG_TOUCH_ADC_MOD1r/w1hSelect single ended (low power) or<br>differential (accurate) sampling1024F8hREG_TOUCH_CHARGE16r/w1770hTouch-screen charge time, units of 6<br>clocks1024FChREG_TOUCH_SETTLE4r/w3hTouch-screen settle time, units of 6<br>clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1024E0h      |                    |      |        |                |                                      |
| 1024E8hREG_CMD_WRITE12r/w000hCommand buffer write pointer1024EChREG_CMD_DL13r/w000hCommand display list offset1024F0hREG_TOUCH_MODE2r/w3hTouch-screen sampling mode1024F4hREG_TOUCH_ADC_MOD1r/w1hSelect single ended (low power) or<br>differential (accurate) sampling1024F8hREG_TOUCH_CHARGE16r/w1770hTouch-screen charge time, units of 6<br>clocks1024FChREG_TOUCH_SETTLE4r/w3hTouch-screen settle time, units of 6<br>clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |              | REG_CMD_READ       | 12   | r/w    | 000h           | Command buffer read pointer          |
| 1024EChREG_CMD_DL13r/w0000hCommand display list offset1024F0hREG_TOUCH_MODE2r/w3hTouch-screen sampling mode1024F4hREG_TOUCH_ADC_MOD1r/w1hSelect single ended (low power) or<br>differential (accurate) sampling1024F8hREG_TOUCH_CHARGE16r/w1770hTouch-screen charge time, units of 6<br>clocks1024FChREG_TOUCH_SETTLE4r/w3hTouch-screen settle time, units of 6<br>clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              |                    | 12   |        |                |                                      |
| 1024F0h         REG_TOUCH_MODE         2         r/w         3h         Touch-screen sampling mode           1024F4h         REG_TOUCH_ADC_MOD         1         r/w         1h         Select single ended (low power) or differential (accurate) sampling           1024F8h         REG_TOUCH_CHARGE         16         r/w         1770h         Touch-screen charge time, units of 6 clocks           1024FCh         REG_TOUCH_SETTLE         4         r/w         3h         Touch-screen settle time, units of 6 clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |                    |      |        |                |                                      |
| 1024F4h       REG_TOUCH_ADC_MOD       1       r/w       1h       Select single ended (low power) or differential (accurate) sampling         1024F8h       REG_TOUCH_CHARGE       16       r/w       1770h       Touch-screen charge time, units of 6 clocks         1024FCh       REG_TOUCH_SETTLE       4       r/w       3h       Touch-screen settle time, units of 6 clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |                    |      |        |                |                                      |
| 1024F8h       REG_TOUCH_CHARGE       16       r/w       1770h       Touch-screen charge time, units of 6 clocks         1024FCh       REG_TOUCH_SETTLE       4       r/w       3h       Touch-screen settle time, units of 6 clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              | REG_TOUCH_ADC_MOD  |      |        |                | Select single ended (low power) or   |
| 1024FCh     REG_TOUCH_SETTLE     4     r/w     3h     Touch-screen settle time, units of 6 clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1024F8h      |                    | 16   | r/w    | 1770h          | Touch-screen charge time, units of 6 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1024FCh      | REG_TOUCH_SETTLE   | 4    | r/w    | 3h             | Touch-screen settle time, units of 6 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 102500h      | REG_TOUCH_OVERSAMP | 4    | r/w    | 7h             |                                      |



|         |                    |         |          | -        |                                      |
|---------|--------------------|---------|----------|----------|--------------------------------------|
| Address | Register Name      | Bits    | Access   | Reset    | Description                          |
|         |                    |         |          | value    |                                      |
|         | LE                 |         |          |          |                                      |
| 102504h | REG_TOUCH_         | 16      | r/w      | FFFFh    | Touch-screen resistance threshold    |
|         | RZTHRESH           |         |          |          |                                      |
| 102508h | REG_TOUCH_         | 32      | r/o      | -        | Touch-screen raw (x-MSB16; y-LSB16)  |
|         | RAW_XY             |         |          |          |                                      |
| 10250Ch | REG_TOUCH_RZ       | 16      | r/o      | -        |                                      |
| 102510h | REG_TOUCH_         | 32      | r/o      | -        | Touch-screen screen (x-MSB16; y-     |
|         | SCREEN_XY          |         |          |          | LSB16)                               |
| 102514h | REG_TOUCH_         | 32      | r/o      | -        | Touch-screen screen (x-MSB16; y-     |
|         | TAG_XY             |         |          |          | LSB16) used for tag lookup           |
| 102518h | REG_TOUCH_TAG      | 8       | r/o      | -        | Touch-screen tag result              |
| 10251Ch | REG_TOUCH_TRANSFOR | 32      | r/w      | 000100   | Touch-screen transform coefficient   |
|         | M_A                |         |          | 00h      | (s15.16)                             |
| 102520h | REG_TOUCH_TRANSFOR | 32      | r/w      | 000000   | Touch-screen transform coefficient   |
|         | M_B                |         |          | 00h      | (s15.16)                             |
| 102524h | REG_TOUCH_TRANSFOR | 32      | r/w      | 000000   | Touch-screen transform coefficient   |
|         | M_C                |         |          | 00h      | (s15.16)                             |
| 102528h | REG_TOUCH_TRANSFOR | 32      | r/w      | 000000   | Touch-screen transform coefficient   |
|         | M_D                |         |          | 00h      | (s15.16)                             |
| 10252Ch | REG_TOUCH_TRANSFOR | 32      | r/w      | 000100   | Touch-screen transform coefficient   |
|         | M_E                |         |          | 00h      | (s15.16)                             |
| 102530h | REG_TOUCH_TRANSFOR | 32      | r/w      | 000000   | Touch-screen transform coefficient   |
|         | M_F                |         | -        | 00h      | (s15.16)                             |
| 102534h | Reserved           | -       | -        | -        | Reserved                             |
| -       |                    |         |          |          |                                      |
| 102470h |                    |         |          |          |                                      |
| 102574h | REG_TOUCH_DIRECT_X | 32      | r/o      | -        | Touch screen direct (x-MSB16; y-     |
|         | Υ                  |         |          |          | LSB16) conversions                   |
| 102578h | REG_TOUCH_DIRECT_Z | 32      | r/o      | -        | Touch screen direct (z1-MSB16; z2-   |
|         | 1Z2                |         |          |          | LSB16) conversions                   |
| 109000h | REG_TRACKER        | 32      | r/w      | 000000   | Track register (Track value – MSB16; |
|         |                    |         |          | 00h      | -                                    |
|         | Table              | 5-2 Ove | rview of | FT800 Re | aisters                              |

Document No.: BRT\_000039 Clearance No.: BRT#001

#### Table 5-2 Overview of FT800 Registers

**Note:** All register addresses are 4-byte aligned. The value in "Bits" column refers to the number of valid bits from bit 0 unless otherwise specified; other bits are reserved.



### **6** Devices Characteristics and Ratings

### 6.1 Absolute Maximum Ratings

The absolute maximum ratings for the FT800 device are as follows. These are in accordance with the Absolute Maximum Rating System (IEC 60134). Exceeding these may cause permanent damage to the device.

| Parameter                                                                    | Value                                                   | Unit  |
|------------------------------------------------------------------------------|---------------------------------------------------------|-------|
| Storage Temperature                                                          | -65 to +150                                             | °C    |
| Floor Life (Out of Bag) At Factory Ambient<br>(30°C / 60% Relative Humidity) | 168<br>(IPC/JEDEC J-STD-033A MSL Level 3<br>Compliant)* | Hours |
| Ambient Temperature (Power Applied)                                          | -40 to +85                                              | °C    |
| VCC Supply Voltage                                                           | 0 to +4                                                 | V     |
| VCCIO Supply Voltage                                                         | 0 to +4                                                 | V     |
| DC Input Voltage                                                             | -0.5 to + (VCCIO + 0.3)                                 | V     |

Table 6-1 Absolute Maximum Ratings

\* If the devices are stored out of the packaging, beyond this time limit, the devices should be baked before use. The devices should be ramped up to a temperature of +125°C and baked for up to 17 hours.

### 6.2 DC Characteristics

(Ambient Temperature =  $-40^{\circ}C$  to  $+85^{\circ}C$ )

| Parameter | Description          | Minimum | Typical | Maximum | Units | Conditions       |
|-----------|----------------------|---------|---------|---------|-------|------------------|
| VCCIO     | VCCIO operating      | 1.62    | 1.80    | 1.98    | V     | Normal Operation |
|           | supply voltage       | 2.25    | 2.50    | 2.75    | V     |                  |
|           |                      | 2.97    | 3.30    | 3.63    | V     |                  |
| VCC       | VCC operating supply | 2.97    | 3.30    | 3.63    | V     | Normal Operation |
|           | voltage              |         |         |         |       |                  |
| Icc1      | Power Down current   | -       | 1.0     | -       | μA    | Power down mode  |
| Icc2      | Sleep current        | -       | 250     | -       | μA    | Sleep Mode       |
| Icc3      | Standby current      | -       | 1.5     | -       | mA    | Standby Mode     |
| Icc4      | Operating current    | -       | 24      | -       | mA    | Normal Operation |
| VCC1V2    | Regulator Output     | -       | 1.20    | -       | V     | Normal Operation |
|           | voltage              |         |         |         |       |                  |

**Table 6-2 Operating Voltage and Current** 

| Parameter | Description                        | Minimum | Typical | Maximum | Units | Conditions       |
|-----------|------------------------------------|---------|---------|---------|-------|------------------|
| Voh       | Output Voltage High                | 2.4     | -       | -       | V     | Ioh=4mA          |
| Vol       | Output Voltage Low                 | -       | -       | 0.4     | V     | Iol=4mA          |
| Vih       | Input High Voltage                 | 2.0     | -       | -       | V     |                  |
| Vil       | Input Low Voltage                  | -       | -       | 0.8     | V     |                  |
| Vth       | Schmitt Hysteresis<br>Voltage      | 0.3     | 0.45    | 0.5     | V     |                  |
| Iin       | Input leakage<br>current           | -10     | -       | 10      | uA    | Vin = VCCIO or 0 |
| Ioz       | Tristate output<br>leakage current | -10     | -       | 10      | uA    | Vin = VCCIO or 0 |

Table 6-3 Digital I/O Pin Characteristics (VCC/VCCIO = +3.3V, Standard Drive Level)



| Parameter | Description                        | Minimum        | Typical | Maximum        | Units | Conditions       |
|-----------|------------------------------------|----------------|---------|----------------|-------|------------------|
| Voh       | Output Voltage High                | VCCIO-0.4      | -       | -              | V     | Ioh=4mA          |
| Vol       | Output Voltage Low                 | -              | -       | 0.4            | V     | Iol=4mA          |
| Vih       | Input High Voltage                 | 0.7 X<br>VCCIO | -       | -              | V     | -                |
| Vil       | Input Low Voltage                  | -              | -       | 0.3 X<br>VCCIO | V     | -                |
| Vth       | Schmitt Hysteresis<br>Voltage      | 0.28           | 0.39    | 0.5            | V     | -                |
| Iin       | Input leakage<br>current           | -10            | -       | 10             | uA    | Vin = VCCIO or 0 |
| Ioz       | Tristate output<br>leakage current | -10            | -       | 10             | uA    | Vin = VCCIO or 0 |

Table 6-4 Digital I/O Pin Characteristics (VCCIO = +2.5V, Standard Drive Level)

| Parameter | Description                        | Minimum        | Typical | Maximum        | Units | Conditions       |
|-----------|------------------------------------|----------------|---------|----------------|-------|------------------|
| Voh       | Output Voltage High                | VCCIO-0.4      | -       | -              | V     | Ioh=4mA          |
| Vol       | Output Voltage Low                 | -              | -       | 0.4            | V     | Iol=4mA          |
| Vih       | Input High Voltage                 | 0.7 X<br>VCCIO | -       | -              | V     | -                |
| Vil       | Input Low Voltage                  | -              | -       | 0.3 X<br>VCCIO | V     | -                |
| Vth       | Schmitt Hysteresis<br>Voltage      | 0.25           | 0.35    | 0.5            | V     | -                |
| Iin       | Input leakage<br>current           | -10            | -       | 10             | uA    | Vin = VCCIO or 0 |
| Ioz       | Tristate output<br>leakage current | -10            | -       | 10             | uA    | Vin = VCCIO or 0 |

Table 6-5 Digital I/O Pin Characteristics (VCCIO = +1.8V, Standard Drive Level)

### 6.3 Touch Sense Characteristics

| Parameter | Description                                        | Minimum | Typical | Maximum | Units | Conditions |
|-----------|----------------------------------------------------|---------|---------|---------|-------|------------|
| Rsw-on    | X-,X+,Y- and Y+<br>Drive On resistance             | -       | 5       | 10      | Ω     |            |
| Rsw-off   | X-,X+,Y- and Y+<br>Drive Off resistance            | 10M     | -       | -       | Ω     |            |
| Rpu       | Touch sense pull up resistance                     | 72k     | 100k    | 128k    | Ω     |            |
| Vth+      | Touch Detection<br>rising-edge threshold<br>level  | 1.53    | 1.7     | 1.87    | V     |            |
| Vth-      | Touch Detection<br>falling-edge threshold<br>level | 1.17    | 1.3     | -1.47   | V     |            |
| Vhys      | Touch Detection<br>Hysteresis                      | 0.36    | 0.39    | 0.4     | V     |            |
| RI        | X-axis and Y-axis<br>drive load resistance         | 200     | -       | -       | Ω     |            |

 Table 6-6 Touch Sense Characteristics (VCC=3.3V)

| Description               | Minimum | Typical | Maximum | Units | Conditions |
|---------------------------|---------|---------|---------|-------|------------|
| ADC Resolution            | -       | 10      | -       | bits  |            |
| Integral Nonlinearity     | -       | +/-1    | -       | LSB   |            |
| Differential Nonlinearity | -       | +/-0.5  | -       | LSB   |            |
| Offset Error              | -       | +/-2    | -       | LSB   |            |

Table 6-7 ADC Characteristics (VCC=3.3V)



### 6.4 AC Characteristics

### 6.4.1 System clock

| Parameter                    |         | Unit    |         |      |  |
|------------------------------|---------|---------|---------|------|--|
| Γ                            | Minimum | Typical | Maximum |      |  |
| Crystal                      |         |         |         |      |  |
| Frequency                    | -       | 12.000  | -       | MHz  |  |
| X1/X2                        | _       | 5       | 10      | pF   |  |
| Capacitance                  | -       | 5       | 10      | μr   |  |
| External clock input         |         |         |         |      |  |
| Frequency                    | -       | 12.000  | -       | MHz  |  |
| Duty cycle                   | 45      | 50      | 55      | %    |  |
| Input voltage on<br>X1/CLKIN | -       | 3.3     | -       | Vp-p |  |

Table 6-8 System clock characteristics (Ambient Temperature = -40°C to +85°C)

### 6.4.2 Host Interface SPI Mode 0



#### Figure 6-1 SPI Interface Timing

| Parameter | Description               | VCC(I | /0)=1.8 | VCC(I | /0)=2.5 | VCC(I | /0)=3.3 | Unit |
|-----------|---------------------------|-------|---------|-------|---------|-------|---------|------|
|           |                           | v     | v       |       |         | v     |         |      |
|           |                           | Min   | Max     | Min   | Max     | Min   | Max     | -    |
| Fsclk     | SPI Clock<br>frequency    | 0     | 25      | 0     | 30      | 0     | 30      | Mhz  |
| Tsclk     | SPI clock period          | 40    | -       | 33    | -       | 33    | -       | ns   |
| Tsclkl    | SPI clock low<br>duration | 16    | -       | 13    | -       | 13    | -       | ns   |
| Tsclkh    | SPI clock high duration   | 16    | -       | 13    | -       | 13    | -       | ns   |
| Tsac      | SPI access time           | 10    | -       | 10    | -       | 10    | -       | ns   |
| Tisu      | Input Setup               | 5     | -       | 5     | -       | 5     | -       | ns   |
| Tih       | Input Hold                | 10    | -       | 10    | -       | 10    | -       | ns   |
| Tzo       | Output enable<br>delay    | 5     | 10      | 5     | 10      | 5     | 10      | ns   |
| Toz       | Output disable delay      | 5     | 10      | 5     | 10      | 5     | 10      | ns   |



Document No.: BRT\_000039 Clearance No.: BRT#001

| Tosu  | Output setup time | Tsclkl-5 | -  | Tsclkl-5 | -  | Tsclkl-5 | -  | ns |
|-------|-------------------|----------|----|----------|----|----------|----|----|
| Tod   | Output data delay | 5        | 10 | 5        | 10 | 5        | 10 | ns |
| Tcsnh | CSN hold time     | 15       | -  | 15       | -  | 15       | -  | ns |

**Table 6-9 SPI Interface Timing Specification** 

### 6.4.3 Host Interface I2C Mode Timing

|           |                            | Standard- |      | Fast-mode |     | Fast-plus |      | High speed |      | Unit |
|-----------|----------------------------|-----------|------|-----------|-----|-----------|------|------------|------|------|
| Parameter | Description                | mode      |      |           |     | mode      |      | mode       |      |      |
|           |                            | Min       | Max  | Min       | Max | Min       | Max  | Min        | Max  |      |
| Fscl      | I2C SCL clock<br>frequency | 0         | 100  | 0         | 400 | 0         | 1000 | 0          | 3400 | kHz  |
| Tscll     | clock low period           | 4.7       | -    | 1.3       | -   | 0.5       | -    | 0.16       | -    | μs   |
| Tsclh     | clock high<br>period       | 4.0       | -    | 0.6       | -   | 0.26      | -    | 0.06       | -    | μs   |
| Tsu       | Data setup time            | 250       | -    | 100       | -   | 50        | -    | 10         | -    | ns   |
| Thd       | Data hold time             | 0         | -    | 0         | -   | 0         | -    | 0          | 70   | ns   |
| Tr        | Rise time                  | -         | 1000 | -         | 300 | -         | 120  | 10         | 40   | ns   |
| Tf        | Fall time                  | -         | 300  | -         | 300 | -         | 120  | 10         | 40   | ns   |

Table 6-10 I2C Interface Timing

### 6.4.4 RGB Video Timing

| Parameter | Description                            | \<br>\ | /CC=3.3\ | /   | Unit  |
|-----------|----------------------------------------|--------|----------|-----|-------|
|           |                                        | Min    | Тур      | Max |       |
| Tpclk     | Pixel Clock period                     | 78     | 104      | -   | ns    |
| Tpclkdc   | Pixel Clock duty cycle                 | 40     | -        | 60  | %     |
| Thc       | Hsync to Clock                         | 30     | -        | -   | ns    |
| Thwh      | HSYNC width<br>(REG_HSYNC1-REG_HSYNC0) | 1      | 41       | -   | Tpclk |
| Tvwh      | VSYNC width<br>(REG_VSYNC1-REG_VSYNC0) | 1      | 10       | -   | Th    |
| Th        | HSYNC Cycle<br>(REG_HCYCLE)            | -      | 525      | -   | Tpclk |
| Tvsu      | VSYNC setup                            | 30     | -        | -   | ns    |
| Tvhd      | VSYNC hold                             | 10     | -        | -   | ns    |
| Thsu      | HSYNC setup                            | 30     | -        | -   | ns    |
| Thhd      | HSYNC hold                             | 10     | -        | -   | ns    |
| Tdsu      | DATA setup                             | 20     | -        | -   | ns    |
| Tdhd      | DATA hold                              | 10     | -        | -   | ns    |
| Tesu      | DE setup                               | 30     | -        | -   | ns    |
| Tehd      | DE hold                                | 10     | -        | -   | ns    |

Table 6-11 RGB Video timing characteristics





Figure 6-2 RGB Video Signal Timing



## **7** Application Examples

#### R7 G0 G1 G2 G3 G4 G5 G6 G7 B0 B1 B2 B3 B4 B5 B6 B7 MCU AUDIO I GND B2 B3 B4 B5 B6 B7 DCLK DISP ISYNC 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 AUDIO\_SHDN# DCLK 331 HSYNC FT800 INT# FT800 PD# C51 EXC ÊÊ FT8010 20pF X 3 2MHz C2 VCORE 0.5B #OPBS NR3015T220M C5 GND CNI GNT GND SW LEDA vout R5 4k LEDK GND GNE BCKL AGND PGND EP FB -D1 CI C12 0.22uF MIC2289-34VM C9 + C10 3R := 32mA t Sense R AUDIO L AUDIO SHDN# AUDIO SHDN# GND

# 7.1 Examples of LCD Interface connection

Figure 7-1 FT800 Reference Design Schematic (LCD)

# 7.2 Examples of PWM Audio Circuits



Figure 7-2 FT800 Reference Design Schematic (audio)



### 8 Package Parameters

The FT800 is available in VQFN-48 package. The solder reflow profile for all packages is described in following sections.

### 8.1 VQFN-48 Package Dimensions

### 8.1.1 Top Side



#### Notes:

- 1. YYWW = Date Code, where YY is year and WW is week number
- 2. Pre-date code 1727 company logo was FTDI
- 3. Marking alignment should be centre justified
- 4. Laser Marking should be used

### 8.1.2 Bottom Side

No markings should be placed on the bottom side.



#### VQFN-48 Package Dimensions 8.2





|            |           |           |      |       |      |      | _          |  |
|------------|-----------|-----------|------|-------|------|------|------------|--|
| SYMBOLS    | N         | lin.      | N    | OM.   | M    | AX.  |            |  |
| A          | 0         | .80       | 0.   | .85   | 0.   | 90   |            |  |
| A1         | 0         | .00       | 0.   | .02   | 0.   | 05   |            |  |
| A2         |           | 0.65 REF. |      |       |      |      |            |  |
| A3         |           |           | 0.20 | 3 REF |      |      | 1          |  |
| b          | 0         | .18       | 0.   | .25   | 0.   | 30   | ]          |  |
| с          | 0         | .24       | 0.   | .42   | 0.   | 60   |            |  |
| D          | 6         | .90       | 7.   | .00   | 7.   | 10   |            |  |
| D1         | 6         | .65       | 6    | 6.75  |      | 85   |            |  |
| E          | 6         | .90       | 7.   | 7.00  |      | 10   |            |  |
| E1         | 6         | .65       | 6    | .75   | 6.   | 85   |            |  |
| e          |           |           | 0.50 | BSC.  |      |      |            |  |
| К          | 0         | .20       |      | -     |      | -    |            |  |
| L          | 0         | .30       | 0.   | .40   | 0.   | 50   |            |  |
| θ,         | 0         | 0.00      |      | -     | 12   | .00  |            |  |
|            | UNIT : mm |           |      |       |      |      |            |  |
|            |           | D2        |      |       | E2   |      | MEET JEDEC |  |
| PAD SIZE   | MIN.      | NOM.      | MAX. | MIN.  | NOM. | MAX. | OUTLINE    |  |
| 213X213MIL | 5.00      | 5.20      | 5.40 | 5.00  | 5.20 | 5.40 | YES        |  |
|            |           |           |      |       |      |      |            |  |

UNIT : mm

- NOTES : 1. JEDEC : MO-220 VKKD-2. 2. DIMENSION "b" APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.2 AND 0.25mm FROM TERMINAL TIP. 3. THE PIN ∯1 IDENTIFIER EXACT SHAPE AND SIZE OF THIS FEATURE IS OPTIONAL. 4. APPLIED FOR EXPOSED PAD AND TERMINALS. EXCLUDE EMBEDDING PART OF EXPOSED PAD FROM MEASURING. 5. DIMENSION "A1" APPLIED ONLY TO TERMINALS. 6. EXACT SHAPE OF EACH CORNER IS OPTIONAL.

Figure 8-1 VQFN-48 Package Dimensions



### 8.3 Solder Reflow Profile

The FT800 is supplied in a Pb free VQFN-48 package. The recommended solder reflow profile for the package is shown in Figure 8-2.



Figure 8-2 FT800 Solder Reflow Profile

The recommended values for the solder reflow profile are detailed in Table 8-1. Values are shown for both a completely Pb free solder process (i.e. the FT800 is used with Pb free solder), and for a non-Pb free solder process (i.e. the FT800 is used with non-Pb free solder).

| Profile Feature                       | Pb Free Solder    | Non-Pb Free Solder Process |
|---------------------------------------|-------------------|----------------------------|
|                                       | Process           |                            |
| Average Ramp Up Rate $(T_s to T_p)$   | 3°C / second Max. | 3°C / Second Max.          |
| Preheat                               |                   |                            |
| - Temperature Min (T $_{\rm s}$ Min.) | 150°C             | 100°C<br>150°C             |
| - Temperature Max ( $T_s$ Max.)       | 200°C             | 60 to 120 seconds          |
| - Time ( $t_s$ Min to $t_s$ Max)      | 60 to 120 seconds |                            |
|                                       |                   |                            |
| Time Maintained Above Critical        |                   |                            |
| Temperature $T_L$ :                   | 217°C             | 183°C 60 to 150 seconds    |
| - Temperature ( $T_L$ )               | 60 to 150 seconds |                            |
| - Time (t <sub>L</sub> )              |                   |                            |
| Peak Temperature (T <sub>p</sub> )    | 260°C             | 240°C                      |
| Time within 5°C of actual Peak        | 20 to 40 seconds  | 20 to 40 seconds           |
| Temperature (t <sub>p</sub> )         |                   |                            |
| Ramp Down Rate                        | 6°C / second Max. | 6°C / second Max.          |
| Time for T= 25°C to Peak Temperature, | 8 minutes Max.    | 6 minutes Max.             |
| Тр                                    |                   |                            |

#### Table 8-1 Reflow Profile Parameter Values



### 9 Contact Information

#### Head Quarters – Singapore

Bridgetek Pte Ltd 178 Paya Lebar Road, #07-03 Singapore 409030 Tel: +65 6547 4827 Fax: +65 6841 6071

E-mail (Sales) E-mail (Support)

#### Branch Office - Taipei, Taiwan

Bridgetek Pte Ltd, Taiwan Branch 2 Floor, No. 516, Sec. 1, Nei Hu Road, Nei Hu District Taipei 114 Taiwan, R.O.C. Tel: +886 (2) 8797 5691 Fax: +886 (2) 8751 9737

sales.apac@brtchip.com support.apac@brtchip.com

#### **Branch Office – Vietnam** Branch Office - Glasgow, United Kingdom

E-mail (Sales)

E-mail (Support)

Bridgetek Pte. Ltd. Unit 1, 2 Seaward Place, Centurion Business Park Glasgow G41 1HH United Kingdom Tel: +44 (0) 141 429 2777 Fax: +44 (0) 141 429 2758

E-mail (Sales) E-mail (Support) sales.emea@brtichip.com support.emea@brtchip.com Bridgetek VietNam Company Limited Lutaco Tower Building, 5th Floor, 173A Nguyen Van Troi, Ward 11, Phu Nhuan District, Ho Chi Minh City, Vietnam Tel: 08 38453222 Fax: 08 38455222

E-mail (Sales) E-mail (Support) sales.apac@brtchip.com support.apac@brtchip.com

sales.apac@brtchip.com

support.apac@brtchip.com

#### Web Site

http://brtchip.com/

#### **Distributor and Sales Representatives**

Please visit the Sales Network page of the Bridgetek Web site for the contact details of our distributor(s) and sales representative(s) in your country.

System and equipment manufacturers and designers are responsible to ensure that their systems, and any Bridgetek Pte Ltd (BRT Chip) devices incorporated in their systems, meet all applicable safety, regulatory and system-level performance requirements. All application-related information in this document (including application descriptions, suggested Bridgetek devices and other materials) is provided for reference only. While Bridgetek has taken care to assure it is accurate, this information is subject to customer confirmation, and Bridgetek disclaims all liability for system designs and for any applications assistance provided by Bridgetek. Use of Bridgetek devices in life support and/or safety applications is entirely at the user's risk, and the user agrees to defend, indemnify and hold harmless Bridgetek from any and all damages, claims, suits or expense resulting from such use. This document is subject to change without notice. No freedom to use patents or other intellectual property rights is implied by the publication of this document. Neither the whole nor any part of the information contained in, or the product described in this document, may be adapted or reproduced in any material or electronic form without the prior written consent of the copyright holder. Bridgetek Pte Ltd, 178 Paya Lebar Road, #07-03, Singapore 409030. Singapore Registered Company Number: 201542387H.



# **Appendix A – References**

### **Document References**

FT800 Series Programmers Guide

AN 240 FT800 From the Ground Up

AN 245 Sample Application Introduction for VM800B & VM800C Development Kits & Windows PC

- AN 246 VM800 Series 'Sample App'
- AN 252 FT800 Audio Primer
- AN 299 FT800 FT801 Internal Clock Trimming

### **Acronyms and Abbreviations**

| Terms            | Description                                        |
|------------------|----------------------------------------------------|
| ADPCM            | Adaptive Differential Pulse Code Modulation        |
| ASCII            | American Standard Code for Information Interchange |
| EVE              | Embedded Video Engine                              |
| HMI              | Human Machine Interfaces                           |
| I <sup>2</sup> C | Inter-Integrated Circuit                           |
| LCD              | Liquid Crystal Display                             |
| LED              | Light Emitting Diode                               |
| MCU              | Micro Controller Unit                              |
| MPU              | Micro Processor Unit                               |
| PCM              | Pulse Code Modulation                              |
| PLL              | Phased Locked Loop                                 |
| PWM              | Pulse Width Modulation                             |
| QVGA             | Quarter Video Graphics Array                       |
| ROM              | Read Only Memory                                   |
| SPI              | Serial Peripheral Interface                        |
| VQFN             | Very Thin Quad Flat Non-Leaded Package             |



# **Appendix B - List of Figures and Tables**

### **List of Figures**

| Figure 2-1 FT800 Block Diagram                       | 3  |
|------------------------------------------------------|----|
| Figure 2-2 FT800 System Design Diagram               | 3  |
| Figure 3-1 Pin Configuration VQFN-48 (top view)      | 6  |
| Figure 4-1 Host Interface Options                    | 10 |
| Figure 4-2 SPI Interface 1.8-3.3V connection         | 11 |
| Figure 4-3 SPI Interface 5V connection               | 11 |
| Figure 4-4 Internal Relaxation Oscillator Connection | 15 |
| Figure 4-5 Crystal oscillator connection             |    |
| Figure 4-6 External clock input                      |    |
| Figure 4-7 Touch screen connection                   | 25 |
| Figure 4-8 1.2V regulator                            | 26 |
| Figure 4-9 Power State Transition                    | 27 |
| Figure 6-1 SPI Interface Timing                      | 35 |
| Figure 6-2 RGB Video Signal Timing                   | 37 |
| Figure 7-1 FT800 Reference Design Schematic (LCD)    | 38 |
| Figure 7-2 FT800 Reference Design Schematic (audio)  | 38 |
| Figure 8-1 VQFN-48 Package Dimensions                |    |
| Figure 8-2 FT800 Solder Reflow Profile               | 41 |

### **List of Tables**

| Table 3-1 FT800Q pin description9                        |
|----------------------------------------------------------|
| Table 4-1 Host memory read transaction (SPI)    12       |
| Table 4-2 Host memory write transaction (SPI)            |
| Table 4-3 Host command transaction (SPI)    13           |
| Table 4-4 Host Command Table                             |
| Table 4-5 Interrupt Flags bit assignment    14           |
| Table 4-6 Font table format    17                        |
| Table 4-7 ROM font table                                 |
| Table 4-8 ROM font ASCII character width in pixels    20 |
| Table 4-9 ROM font Extended ASCII characters             |
| Table 4-10 REG_SWIZZLE RGB Pins Mapping21                |
| Table 4-11 Output drive current selection    22          |
| Table 4-12 Sound Effect                                  |
| Table 4-13 MIDI Note Effect                              |
| Table 4-14 Touch Controller Operating Mode    25         |
| Table 4-15 Power supply   26                             |



Document No.: BRT\_000039 Clearance No.: BRT#001

|                                                                                     | ` |
|-------------------------------------------------------------------------------------|---|
| Table 4-16 Pin Status    29                                                         | , |
| Table 5-1 FT800 Memory Map                                                          | ) |
| Table 5-2 Overview of FT800 Registers         32                                    | 2 |
| Table 6-1 Absolute Maximum Ratings    33                                            | 3 |
| Table 6-2 Operating Voltage and Current       33                                    | 3 |
| Table 6-3 Digital I/O Pin Characteristics (VCC/VCCIO = +3.3V, Standard Drive Level) | 3 |
| Table 6-4 Digital I/O Pin Characteristics (VCCIO = +2.5V, Standard Drive Level)     | ł |
| Table 6-5 Digital I/O Pin Characteristics (VCCIO = +1.8V, Standard Drive Level)     | ł |
| Table 6-6 Touch Sense Characteristics (VCC=3.3V)         34                         | ł |
| Table 6-7 ADC Characteristics (VCC=3.3V)       34                                   | ł |
| Table 6-8 System clock characteristics (Ambient Temperature = -40°C to +85°C)       | 5 |
| Table 6-9 SPI Interface Timing Specification                                        | 5 |
| Table 6-10 I2C Interface Timing                                                     | 5 |
| Table 6-11 RGB Video timing characteristics         36                              | 5 |
| Table 8-1 Reflow Profile Parameter Values         41                                | L |



# **Appendix C - Revision History**

| Document Title:         | FT800 Embedded Video Engine Datasheet |
|-------------------------|---------------------------------------|
| Document Reference No.: | BRT_000039                            |
| Clearance No.:          | BRT#001                               |
| Product Page:           | http://brtchip.com/product            |
| Document Feedback:      | Send Feedback                         |

| Revision    | Changes                                                                                                                                                                                                                                                                                                  | Date       |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Version 1.0 | Initial Release                                                                                                                                                                                                                                                                                          | 2013-07-18 |
| Version 1.1 | Updated Release                                                                                                                                                                                                                                                                                          | 2013-08-28 |
| Version 1.2 | Dual branding to reflect the migration of<br>the product to the Bridgetek name –<br>logo changed, copyright changed,<br>contact information changed                                                                                                                                                      | 2106-09-13 |
| Version 1.3 | Document Migrated from Dual branding<br>(FTDI/BRT) to Bridgetek – Dual<br>branding logo replaced with BRT Logo;<br>All document reference hyperlinks<br>updated to point BRT wesbite as<br>required; Updated the chip markings<br>from FTDI to BRT in Figure 3-1 Pin<br>Configuration VQFN-48 (top view) | 2017-06-30 |
| Version 1.4 | Updated section 1.1 Packaging<br>Quantities<br>Updated Figure 8.1                                                                                                                                                                                                                                        | 2019-04-24 |