

# **IF Modulator/Demodulator IC**

# **Technical Data**

### **HPMX-5002**

#### **Features**

- Use with HPMX-5001
   Up/Down Converter Chip
   for DECT Telephone
   Applications
- 2.7-5.5 V Single Supply Voltage
- >75 dB RSSI Range
- Internal Data Slicer
- On-chip LO Generation, Including VCO, Prescalers and Phase/Frequency Detector
- Flexible Chip Biasing, Including Standby Mode
- Supports Reference Crystal Frequencies of 9, 12, and 16 Times the DECT Bit Rate (1.152 MHz)
- IF Input Frequency Range up to 250 MHz
- TQFP-48 Surface Mount Package

## **Applications**

 DECT, Unlicensed PCS and ISM Band Handsets, Basestations and Wireless LANs

## **Plastic TQFP-48 Package**



## **Pin Configuration**



### **Description**

The Hewlett-Packard HPMX-5002 IF Modulator/Demodulator provides all of the active components necessary for the demodulation of a downconverted DECT signal. Designed specifically for DECT, the HPMX-5002 contains a down-conversion mixer (to a 2nd IF), limiting amplifier chain, discriminator/data slicer, lock detector, and RSSI circuits. The LO2 generation is also included on-chip, via a VCO, dividers, and phase/frequency detector. The divide ratios are programmable to support reference frequencies of either 9, 12, or 16 times the DECT bit rate of 1.152 MHz allowing the use of common, low cost crystals.

The LO2 VCO can also be utilized in transmit mode by directly modulating the external VCO tank. An AGC loop in the buffered VCO output suppresses harmonics and reduces signal level variability.

The HPMX-5002 is designed to meet the size and power demands of portable applications. Battery cell count and cost are reduced due to the 2.7 V minimum supply voltage. The TQFP-48 package, combined with the high level of integration, means smaller footprints and fewer components. Flexible chip biasing takes full advantage of the power savings inherent in time-duplexed systems such as DECT.



Figure 1. HPMX-5002 Test Board Schematic Diagram.

# **HPMX-5002 Functional Block Diagram**



# **HPMX-5002 Absolute Maximum Ratings**<sup>[1]</sup>

| Symbol            | Parameter                          | Units | Min. | Max.           |
|-------------------|------------------------------------|-------|------|----------------|
|                   | V <sub>CC</sub> Supply Voltage     | V     | -0.2 | 7.5            |
|                   | Voltage at any Pin <sup>[4]</sup>  | V     | -0.2 | $V_{CC} + 0.2$ |
| P <sub>diss</sub> | Power Dissipation <sup>[2,3]</sup> | mW    |      | 200            |
|                   | Junction Temperature               | °C    |      | +110           |
| T <sub>STG</sub>  | Storage Temperature                | °C    | -55  | +125           |

| Thermal Resistance <sup>[2]</sup> :   |  |
|---------------------------------------|--|
| $\theta_{jc} = 80^{\circ} \text{C/W}$ |  |

#### **Notes:**

- 1. Operation of this device in excess of any of these parameters may cause permanent damage.
- 2.  $T_{case} = 25^{\circ}C$
- 3. Derate at 10 mW/ $^{\circ}$ C for  $T_{case} > 90 ^{\circ}$ C
- 4. Except CMOS logic inputs, see Summary Characterization Information Table.

## **HPMX-5002 Guaranteed Electrical Specifications**

Unless otherwise noted, all parameters are guaranteed under the following conditions:  $2.7~V < V_{CC} < 5.5~V$ . Test results are based upon use of networks shown in test diagram (see Figure 1).  $f_{in} = 110.592~MHz$ . Typical values are for  $V_{CCX} = 3.0~V$ ,  $T_A = 25^{\circ}C$ .

| Symbol | Parameters and Test Co                | Units                        | Min. | Тур.                  | Max. |      |
|--------|---------------------------------------|------------------------------|------|-----------------------|------|------|
| Iccx   | Total V <sub>ccx</sub> supply current | RX mode                      | mA   |                       | 21   | 27   |
|        | (PLL locked)                          |                              |      |                       |      |      |
|        | (PLL locked)                          | PLL mode                     | mA   |                       | 16   | 20   |
|        |                                       | TX "flywheel" mode           | mA   |                       | 9    | 11.5 |
|        |                                       | Standby mode                 | μΑ   |                       |      | 100  |
|        | Charge pump current                   | high current mode            | μΑ   | 400                   | 550  | 1000 |
|        | Charge pump current                   | low current mode             | μΑ   | 30                    | 50   | 100  |
| GIF1   | Mixer power gain from                 | input matched to 50 $\Omega$ | dB   | 5                     | 8    |      |
|        | IP1 to IF1, external load             |                              |      |                       |      |      |
|        | impedance of 600 $\Omega$             |                              |      |                       |      |      |
| VDATOP | Data slicer output level              | Logic '0'                    | V    |                       |      | 0.3  |
| VDATOP | Data slicer output level              | Logic '1'                    | V    | V <sub>ccx</sub> -0.3 |      |      |

# **HPMX-5002 Summary Characterization Information**

Typical values measured on test board shown in Figure 1 at  $V_{CCX}$  = 3.0 V,  $T_A$  = 25°C,  $V_{ref}$  = 300 m $V_{pp}$  (or  $P_{in}$  =0 dBm),  $f_{in}$  = 110.592 MHz,  $f_{LO2}$  = 103.68 MHz, unless otherwise noted.

| Symbol               | Parameters and Test Conditions                                                                             |                                                   | Units  | Тур.                   |
|----------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------|------------------------|
| $V_{IH}$             | CMOS input high voltage (can be pulled up as high as V                                                     | cc+7V), Note 1                                    | V      | ≥ V <sub>cc</sub> -0.8 |
| $V_{IL}$             | CMOS input low voltage                                                                                     | Note 1                                            | V      | $\leq V_{cc}$ -2.4     |
| $I_{IH}$             | CMOS input high current                                                                                    |                                                   | μA     | < 50                   |
| $I_{IL}$             | CMOS input low current                                                                                     |                                                   | μA     | > - 50                 |
|                      | Mode switching time                                                                                        |                                                   | μS     | < 1                    |
| $P_{1 dB}$           | Mixer input 1 dB compression point matched to                                                              | $\sim 50~\Omega$ source                           | dBm    | -23                    |
| I <sub>IP3</sub>     | Mixer input IP3 matched to                                                                                 | o 50 Ω source                                     | dBm    | -17                    |
| NF <sub>IF1</sub>    | Mixer SSB noise figure input ma (see test diagram Fig. 1) source, 600 Ω l                                  | tched to $50 \Omega$ oad at output                | dB     | 12                     |
| Z <sub>inIP1</sub>   | Mixer input impedance 50 MHz <                                                                             | f <sub>in</sub> < 250 MHz                         | Ω      | 100                    |
|                      | RSSI dynamic range<br>(for signal input at IFIP1; RSSI output measured with 6                              | Note 2<br>bit ADC)                                | dB     | 75                     |
|                      | RSSI voltage change                                                                                        | Note 2                                            | mV/dB  | 17                     |
|                      | RSSI output voltage. $V_{\text{CCX}} = 3 \text{ V}$ , 2 IF limite $V_{\text{RSSI}}$ is monotonic           | er input level:<br>- 90 dBm<br>-50 dBm<br>-20 dBm | V      | 0.88<br>1.48<br>2.04   |
| ZoutRSSI             | RSSI output impedance                                                                                      |                                                   | kΩ     | 30                     |
| IF2f <sub>3 dB</sub> | IF2 limiter bandwidth                                                                                      |                                                   | MHz    | 45                     |
| A <sub>VIF2</sub>    | IF2 limiter voltage gain Prior to lir                                                                      | niting, Note 3                                    | dB     | 57                     |
| $Z_{inIFIP1}$        | IF2 limiter input impedance at pin IFIP1                                                                   | Note 3                                            | Ω      | 600                    |
| VoutLO2              | LO2 output buffer differential amplitude $>1.5~k\Omega$ diff (between OSCOP and OSCOPB) $f_{vco}=103.68~M$ | erential load,<br>IHz, V <sub>CC</sub> =3 V       | mVp-p  | 335                    |
|                      | Bit slicer time constant ratio (Figure 7) TCSET=0                                                          | vs. TCSET = 1                                     |        | 80:1                   |
|                      | LO2 VCO output buffer noise floor tank (@ 4 MHz offset)                                                    | circuit Q=35                                      | dBc/Hz | -142                   |
|                      | PLL charge pump leakage current                                                                            |                                                   | pA     | <100                   |
| ILKDET               | Lock detector current sink Logic '                                                                         | 0' (unlocked)                                     | mA     | 1.1                    |

#### **Notes:**

- 1: All logic inputs must be set to either logic high or logic low.
- 2: RSSI signal is monotonic over stated dynamic range, but not necessarily linear. Voltage change is defined in the linear region of the transfer curve.
- 3: IF2 frequency in the range 1 MHz < f < 45 MHz, with 10 nF capacitors from DC1A and DC1B to ground.

# **HPMX-5002 Pin Description**

| IFOP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |     |          |            |                                                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|------------|--------------------------------------------------------------------------|
| 2         DMOD         Analog VP         Input to discriminator mixer, driven by output of quadrature network           3         DMODOP         Analog VP         Output of discriminator mixer, drives external low-pass data filter           4         BUF1         Analog VP         Noninverting input of buffer amplifier that drives the data slicer           5         BUF2         Analog OP         Output of buffer amplifier that drives the data slicer           6         TCNT         Analog DC         External capacitor connection which sets time constant for data slicer           7         TCSET         CMOS O/P         Output bit stream from data slicer           9         RSSI         Analog O/P         Receive Signal Strength Indicator output           10         LKFIL         Analog DC         External capacitor connection which sets time constant for lock detector           11         LKDET         CMOS O/P         Indicates that LO2 PLL is in lock status           12         REF         Analog D/P         Reference signal for LO2 PLL           13         VCC3         DC Supply         PLL ground           15         DIVI         CMOS I/P         Controls divide ratio for reference frequency input to the LO2 PLL           16         DIV2         CMOS I/P         Controls divide ratio for veco frequency input to the LO2 PLL                                                                                                                                                                                                                                                                                                                               | No. | Mnemonic | I/O Type   | Description                                                              |
| 3         DMODOP         Analog 0/P         Output of discriminator mixer, drives external low-pass data filter           4         BUF1         Analog 0/P         Noninverting input of buffer amplifier that drives the data slicer           6         TCNT         Analog 0/P         Output of buffer amplifier that drives the data slicer           6         TCNT         Analog DC         External capacitor connection which sets time constant for data slicer           7         TCSET         CMOS 0/P         Data slicer time constant select           8         DATOP         CMOS 0/P         Output bit stream from data slicer           9         RSSI         Analog DC         External capacitor connection which sets time constant for lock detector           11         LKDET         CMOS 0/P         Indicates that LO2 PLL is in lock status           12         REF         Analog I/P         Reference signal for LO2 PL           13         VCC3         DC Supply         PLL supply voltage           14         VEE3         Ground         PLL ground           15         DIVI         CMOS I/P         Controls divide ratio for reference frequency input to the LO2 PLL           16         DIV2         CMOS I/P         Controls divide ratio for VCO frequency input to the LO2 PLL           20         PPD                                                                                                                                                                                                                                                                                                                                                                    | 1   |          |            |                                                                          |
| 4         BUF1         Analog VP         Noninverting input of buffer amplifier that drives the data slicer           5         BUF2         Analog O/P         Output of buffer amplifer that drives the data slicer           6         TCNT         Analog DC         External capacitor connection which sets time constant for data slicer           7         TCSET         CMOS U/P         Data slicer time constant select           8         DATOP         CMOS O/P         Output bit stream from data slicer           9         RSSI         Analog O/P         Receive Signal Strength Indicator output           10         LKFIL         Analog DC         External capacitor connection which sets time constant for lock detector           11         LKDET         CMOS O/P         Indicates that LO2 PLL is in lock status           12         REF         Analog U/P         Reference signal for LO2 PLL           13         VCC3         DC Supply         PLL supply voltage           14         VEE3         Ground         PLL ground           15         DIV1         CMOS I/P         Controls divide ratio for reference frequency input to the LO2 PLL           16         DIV2         CMOS I/P         Controls divide ratio for reference frequency input to the LO2 PLL           17         DIV3         CMOS I/P                                                                                                                                                                                                                                                                                                                                                                        | 2   |          |            |                                                                          |
| 5         BUF2         Analog O/P         Output of buffer amplifer that drives the data slicer           6         TCNT         Analog DC         External capacitor connection which sets time constant for data slicer           7         TCSET         CMOS I/P         Data slicer time constant select           8         DATOP         CMOS O/P         Output bit stream from data slicer           9         RSSI         Analog O/P         Receive Signal Strength Indicator output           10         LKFIL         Analog DC         External capacitor connection which sets time constant for lock detector           11         LKDET         CMOS O/P         Indicates that LO2 PLL is in lock status           12         REF         Analog I/P         Reference signal for LO2 PLL           13         VCC3         DC Supply         PLL supply voltage           14         VEE3         Ground         PLL ground           15         DIV1         CMOS I/P         Controls divide ratio for reference frequency input to the LO2 PLL           16         DIV2         CMOS I/P         Controls divide ratio for VCO frequency input to the LO2 PLL           17         DIV3         CMOS I/P         Controls divide ratio for VCO frequency input to the LO2 PLL           20         PFD         Analog O/P                                                                                                                                                                                                                                                                                                                                                                                   | 3   | DMODOP   |            | Output of discriminator mixer, drives external low-pass data filter      |
| 6         TCNT         Analog DC         External capacitor connection which sets time constant for data slice           7         TCSET         CMOS I/P         Data slicer time constant select           8         DATOP         CMOS O/P         Output bit stream from data slicer           9         RSSI         Analog O/P         Receive Signal Strength Indicator output           10         LKFIL         Analog DC         External capacitor connection which sets time constant for lock detector           11         LKDET         CMOS O/P         Indicates that LO2 PLL is in lock status           12         REF         Analog I/P         Reference signal for LO2 PLL           13         VCC3         DC Supply         PLL supply voltage           14         VEE3         Ground         PLL ground           15         DIV1         CMOS I/P         Controls divide ratio for reference frequency input to the LO2 PLL           16         DIV2         CMOS I/P         Controls divide ratio for VCO frequency input to the LO2 PLL           17         DIV3         CMOS I/P         Controls divide ratio for reference frequency input to the LO2 PLL           17         DIV3         CMOS I/P         Controls divide ratio for vCO frequency input to the LO2 PLL           18         DIV3         CMOS I/P                                                                                                                                                                                                                                                                                                                                                                         | 4   | BUF1     | Analog I/P | Noninverting input of buffer amplifier that drives the data slicer       |
| 7         TCSET         CMOS I/P         Data slicer time constant select           8         DATOP         CMOS O/P         Output bit stream from data slicer           9         RSSI         Analog O/P         Receive Signal Strength Indicator output           10         LKFIL         Analog DC         External capacitor connection which sets time constant for lock detector           11         LKDET         CMOS O/P         Indicates that LO2 PLL is in lock status           12         REF         Analog I/P         Reference signal for LO2 PLL           13         VCC3         DC Supply         PLL supply voltage           14         VEE3         Ground         PLL ground           15         DIV1         CMOS I/P         Controls divide ratio for reference frequency input to the LO2 PLL           16         DIV2         CMOS I/P         Controls divide ratio for VCO frequency input to the LO2 PLL           17         DIV3         CMOS I/P         Controls divide ratio for VCO frequency input to the LO2 PLL           20         PFD         Analog O/P         LO2 PLL phase/frequency detector charge pump output           21         VEE4         Ground         LO2 VCO gound           22         VCC4         DC Supply         LO2 VCO supply voltage           23                                                                                                                                                                                                                                                                                                                                                                                                    | 5   | BUF2     | Analog O/P | Output of buffer amplifer that drives the data slicer                    |
| 8 DATOP CMOS O/P Output bit stream from data slicer 9 RSSI Analog O/P Receive Signal Strength Indicator output 10 LKFIL Analog DC External capacitor connection which sets time constant for lock detector 11 LKDET CMOS O/P Indicates that LO2 PLL is in lock status 12 REF Analog I/P Reference signal for LO2 PLL 13 VCC3 DC Supply PLL supply voltage 14 VEE3 Ground PLL ground 15 DIVI CMOS I/P Controls divide ratio for reference frequency input to the LO2 PLL 16 DIV2 CMOS I/P Controls divide ratio for VCO frequency input to the LO2 PLL 17 DIV3 CMOS I/P Controls divide ratio for VCO frequency input to the LO2 PLL 18 Ground LO2 VCO ground 19 VEE4 Ground LO2 VCO ground 20 VCC4 DC Supply LO2 VCO supply voltage 21 VEE4 Ground LO2 VCO supply voltage 22 VCC4 DC Supply VCO tank force line 23 AGC Analog DC External capacitor connection to compensate LO2 VCO AGC loop 24 VCOA Analog I/P VCO tank sense line 25 VCOB Analog O/P UCO tank sense line 26 VCOADJ Analog I/P Controls amplitude of buffered LO2 VCO output 27 OSCOP Analog O/P Buffered LO2 output (+) 28 OSCOPB Analog O/P Buffered LO2 output (-) 29 VCC5 DC Supply Ist IF supply voltage 30 VEE5 Ground Ist IF ground 31 IPDC Analog DC External capacitor connection for decoupling 1st IF bias point 32 IP1 Analog I/P Ist IF input signal 33 VCC1 DC Supply IF limiting amplifier supply voltage 34 VEE1 Ground IF limiting amplifier ground 35 IF1 Analog O/P Downconverted signal from front-end mixer, drives external filter (hi-Z output, open collector) 37 IFIP1 Analog DC External capacitor connection for decoupling IF limiting amplifier 38 DC1A Analog DC External capacitor connection for decoupling IF limiting amplifier | 6   | TCNT     | Analog DC  | External capacitor connection which sets time constant for data slicer   |
| 9         RSSI         Analog O/P         Receive Signal Strength Indicator output           10         LKFIL         Analog DC         External capacitor connection which sets time constant for lock detector           11         LKDET         CMOS O/P         Indicates that LO2 PLL is in lock status           12         REF         Analog I/P         Reference signal for LO2 PLL           13         VCC3         DC Supply         PLL supply voltage           14         VEE3         Ground         PLL ground           15         DIV1         CMOS I/P         Controls divide ratio for reference frequency input to the LO2 PLL           16         DIV2         CMOS I/P         Controls divide ratio for VCO frequency input to the LO2 PLL           17         DIV3         CMOS I/P         Controls divide ratio for VCO frequency input to the LO2 PLL           20         PFD         Analog O/P         LO2 PLL phase/frequency detector charge pump output           21         VEE4         Ground         LO2 VCO ground           22         VCC4         DC Supply         LO2 VCO supply voltage           23         AGC         Analog DC         External capacitor connection to compensate LO2 VCO AGC loop           24         VCOA         Analog I/P         VCO tank force line <tr< td=""><td>7</td><td>TCSET</td><td>CMOS I/P</td><td>Data slicer time constant select</td></tr<>                                                                                                                                                                                                                                                                                             | 7   | TCSET    | CMOS I/P   | Data slicer time constant select                                         |
| 10         LKFIL         Analog DC         External capacitor connection which sets time constant for lock detector           11         LKDET         CMOS O/P         Indicates that LO2 PLL is in lock status           12         REF         Analog I/P         Reference signal for LO2 PLL           13         VCC3         DC Supply         PLL supply voltage           14         VEE3         Ground         PLL ground           15         DIV1         CMOS I/P         Controls divide ratio for reference frequency input to the LO2 PLL           16         DIV2         CMOS I/P         Controls divide ratio for vCO frequency input to the LO2 PLL           17         DIV3         CMOS I/P         Controls divide ratio for vCO frequency input to the LO2 PLL           17         DIV3         CMOS I/P         Controls divide ratio for vCO frequency input to the LO2 PLL           20         PFD         Analog O/P         LO2 VCO gund           21         VEE4         Ground         LO2 VCO ground           22         VCC4         DC Supply         LO2 VCO supply voltage           23         AGC         Analog DC         External capacitor connection to compensate LO2 VCO AGC loop           24         VCOA         Analog I/P         VCO tank force line           25 <td>8</td> <td>DATOP</td> <td>CMOS O/P</td> <td>Output bit stream from data slicer</td>                                                                                                                                                                                                                                                                                                                | 8   | DATOP    | CMOS O/P   | Output bit stream from data slicer                                       |
| 11         LKDET         CMOS O/P         Indicates that LO2 PLL is in lock status           12         REF         Analog I/P         Reference signal for LO2 PLL           13         VCC3         DC Supply         PLL supply voltage           14         VEE3         Ground         PLL ground           15         DIV1         CMOS I/P         Controls divide ratio for reference frequency input to the LO2 PLL           16         DIV2         CMOS I/P         Controls divide ratio for VCO frequency input to the LO2 PLL           17         DIV3         CMOS I/P         Controls divide ratio for VCO frequency input to the LO2 PLL           20         PFD         Analog O/P         Controls divide ratio for VCO frequency input to the LO2 PLL           21         VEE4         Ground         LO2 VCO ground           22         VCC4         DC Supply         LO2 VCO ground           22         VCC4         DC Supply         LO2 VCO supply voltage           23         AGC         Analog DC         External capacitor connection to compensate LO2 VCO AGC loop           24         VCOA         Analog J/P         VCO tank force line           25         VCOB         Analog J/P         Controls amplitude of buffered LO2 VCO output           27         OSCOP                                                                                                                                                                                                                                                                                                                                                                                                                  | 9   | RSSI     | Analog O/P | Receive Signal Strength Indicator output                                 |
| 12         REF         Analog I/P         Reference signal for LO2 PLL           13         VCC3         DC Supply         PLL supply voltage           14         VEE3         Ground         PLL ground           15         DIV1         CMOS I/P         Controls divide ratio for reference frequency input to the LO2 PLL           16         DIV2         CMOS I/P         Controls divide ratio for VCO frequency input to the LO2 PLL           17         DIV3         CMOS I/P         Controls divide ratio for VCO frequency input to the LO2 PLL           20         PFD         Analog O/P         LO2 PLL phase/frequency detector charge pump output           21         VEE4         Ground         LO2 VCO ground           22         VCC4         DC Supply         LO2 VCO supply voltage           23         AGC         Analog DC         External capacitor connection to compensate LO2 VCO AGC loop           24         VCOA         Analog I/P         VCO tank force line           25         VCOB         Analog I/P         VCO tank sense line           26         VCOADJ         Analog I/P         Controls amplitude of buffered LO2 VCO output           27         OSCOP         Analog O/P         Buffered LO2 output (+)           28         OSCOPB         An                                                                                                                                                                                                                                                                                                                                                                                                                      | 10  | LKFIL    | Analog DC  | External capacitor connection which sets time constant for lock detector |
| 13         VCC3         DC Supply         PLL supply voltage           14         VEE3         Ground         PLL ground           15         DIV1         CMOS I/P         Controls divide ratio for reference frequency input to the LO2 PLL           16         DIV2         CMOS I/P         Controls divide ratio for vCO frequency input to the LO2 PLL           17         DIV3         CMOS I/P         Controls divide ratio for vCO frequency input to the LO2 PLL           20         PFD         Analog O/P         LO2 PLL phase/frequency detector charge pump output           21         VEE4         Ground         LO2 VCO ground           22         VCC4         DC Supply         LO2 VCO supply voltage           23         AGC         Analog DC         External capacitor connection to compensate LO2 VCO AGC loop           24         VCOA         Analog I/P         VCO tank force line           25         VCOB         Analog I/P         VCO tank sense line           26         VCOADJ         Analog I/P         Controls amplitude of buffered LO2 VCO output           27         OSCOP         Analog O/P         Buffered LO2 output (+)           28         OSCOPB         Analog O/P         Buffered LO2 output (-)           29         VCC5         DC Sup                                                                                                                                                                                                                                                                                                                                                                                                                      | 11  | LKDET    | CMOS O/P   | Indicates that LO2 PLL is in lock status                                 |
| VEE3   Ground   PLL ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 12  | REF      | Analog I/P | Reference signal for LO2 PLL                                             |
| DIV1   CMOS I/P   Controls divide ratio for reference frequency input to the LO2 PLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 13  | VCC3     | DC Supply  | PLL supply voltage                                                       |
| 16         DIV2         CMOS I/P         Controls divide ratio for reference frequency input to the LO2 PLL           17         DIV3         CMOS I/P         Controls divide ratio for VCO frequency input to the LO2 PLL           20         PFD         Analog O/P         LO2 PLL phase/frequency detector charge pump output           21         VEE4         Ground         LO2 VCO ground           22         VCC4         DC Supply         LO2 VCO supply voltage           23         AGC         Analog DC         External capacitor connection to compensate LO2 VCO AGC loop           24         VCOA         Analog I/P         VCO tank force line           25         VCOB         Analog O/P         VCO tank sense line           26         VCOADJ         Analog I/P         Controls amplitude of buffered LO2 VCO output           27         OSCOP         Analog O/P         Buffered LO2 output (+)           28         OSCOPB         Analog O/P         Buffered LO2 output (-)           29         VCC5         DC Supply         1st IF supply voltage           30         VEE5         Ground         1st IF jound           31         IPDC         Analog DC         External capacitor connection for decoupling 1st IF bias point           32         IP1 <td< td=""><td>14</td><td>VEE3</td><td>Ground</td><td>PLL ground</td></td<>                                                                                                                                                                                                                                                                                                                                                  | 14  | VEE3     | Ground     | PLL ground                                                               |
| 17DIV3CMOS I/PControls divide ratio for VCO frequency input to the LO2 PLL20PFDAnalog O/PLO2 PLL phase/frequency detector charge pump output21VEE4GroundLO2 VCO ground22VCC4DC SupplyLO2 VCO supply voltage23AGCAnalog DCExternal capacitor connection to compensate LO2 VCO AGC loop24VCOAAnalog I/PVCO tank force line25VCOBAnalog I/PVCO tank sense line26VCOADJAnalog I/PControls amplitude of buffered LO2 VCO output27OSCOPAnalog O/PBuffered LO2 output (+)28OSCOPBAnalog O/PBuffered LO2 output (-)29VCC5DC Supply1st IF supply voltage30VEE5Ground1st IF ground31IPDCAnalog DCExternal capacitor connection for decoupling 1st IF bias point32IP1Analog I/P1st IF input signal33VCC1DC SupplyIF limiting amplifier supply voltage34VEE1GroundIF limiting amplifier ground35IF1Analog O/PDownconverted signal from front-end mixer, drives external filter (hi-Z output, open collector)37IFIP1Analog I/PInput to IF limiting amplifier, driven by external filter (600 Ω impedance, internally set)38DC1AAnalog DCExternal capacitor connection for decoupling IF limiting amplifier39VCC2DC SupplyIF limiting amplifier supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 15  | DIV1     | CMOS I/P   | Controls divide ratio for reference frequency input to the LO2 PLL       |
| 20       PFD       Analog O/P       LO2 PLL phase/frequency detector charge pump output         21       VEE4       Ground       LO2 VCO ground         22       VCC4       DC Supply       LO2 VCO supply voltage         23       AGC       Analog DC       External capacitor connection to compensate LO2 VCO AGC loop         24       VCOA       Analog I/P       VCO tank force line         25       VCOB       Analog O/P       VCO tank sense line         26       VCOADJ       Analog I/P       Controls amplitude of buffered LO2 VCO output         27       OSCOP       Analog O/P       Buffered LO2 output (+)         28       OSCOPB       Analog O/P       Buffered LO2 output (-)         29       VCC5       DC Supply       1st IF supply voltage         30       VEE5       Ground       1st IF pround         31       IPDC       Analog DC       External capacitor connection for decoupling 1st IF bias point         32       IP1       Analog I/P       1st IF imiting amplifier supply voltage         34       VEE1       Ground       IF limiting amplifier ground         35       IF1       Analog O/P       Downconverted signal from front-end mixer, drives external filter (hi-Z output, open collector)         37                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 16  | DIV2     | CMOS I/P   | Controls divide ratio for reference frequency input to the LO2 PLL       |
| 21         VEE4         Ground         LO2 VCO ground           22         VCC4         DC Supply         LO2 VCO supply voltage           23         AGC         Analog DC         External capacitor connection to compensate LO2 VCO AGC loop           24         VCOA         Analog I/P         VCO tank force line           25         VCOB         Analog O/P         VCO tank sense line           26         VCOADJ         Analog I/P         Controls amplitude of buffered LO2 VCO output           27         OSCOP         Analog O/P         Buffered LO2 output (+)           28         OSCOPB         Analog O/P         Buffered LO2 output (-)           29         VCC5         DC Supply         1st IF supply voltage           30         VEE5         Ground         1st IF ground           31         IPDC         Analog DC         External capacitor connection for decoupling 1st IF bias point           32         IP1         Analog I/P         1st IF input signal           33         VCC1         DC Supply         IF limiting amplifier supply voltage           34         VEE1         Ground         IF limiting amplifier ground           35         IF1         Analog O/P         Downconverted signal from front-end mixer, drives external filter                                                                                                                                                                                                                                                                                                                                                                                                                               | 17  | DIV3     | CMOS I/P   | Controls divide ratio for VCO frequency input to the LO2 PLL             |
| 22       VCC4       DC Supply       LO2 VCO supply voltage         23       AGC       Analog DC       External capacitor connection to compensate LO2 VCO AGC loop         24       VCOA       Analog I/P       VCO tank force line         25       VCOB       Analog O/P       VCO tank sense line         26       VCOADJ       Analog I/P       Controls amplitude of buffered LO2 VCO output         27       OSCOP       Analog O/P       Buffered LO2 output (+)         28       OSCOPB       Analog O/P       Buffered LO2 output (-)         29       VCC5       DC Supply       1st IF supply voltage         30       VEE5       Ground       1st IF ground         31       IPDC       Analog DC       External capacitor connection for decoupling 1st IF bias point         32       IP1       Analog I/P       1st IF input signal         33       VCC1       DC Supply       IF limiting amplifier supply voltage         34       VEE1       Ground       IF limiting amplifier ground         35       IF1       Analog O/P       Downconverted signal from front-end mixer, drives external filter (hi-Z output, open collector)         37       IFIP1       Analog I/P       Input to IF limiting amplifier, driven by external filter (600 Ω impedance, internally se                                                                                                                                                                                                                                                                                                                                                                                                                                       | 20  | PFD      | Analog O/P | LO2 PLL phase/frequency detector charge pump output                      |
| 23       AGC       Analog DC       External capacitor connection to compensate LO2 VCO AGC loop         24       VCOA       Analog I/P       VCO tank force line         25       VCOB       Analog O/P       VCO tank sense line         26       VCOADJ       Analog I/P       Controls amplitude of buffered LO2 VCO output         27       OSCOP       Analog O/P       Buffered LO2 output (+)         28       OSCOPB       Analog O/P       Buffered LO2 output (-)         29       VCC5       DC Supply       1st IF supply voltage         30       VEE5       Ground       1st IF ground         31       IPDC       Analog DC       External capacitor connection for decoupling 1st IF bias point         32       IP1       Analog I/P       1st IF input signal         33       VCC1       DC Supply       IF limiting amplifier supply voltage         34       VEE1       Ground       IF limiting amplifier ground         35       IF1       Analog O/P       Downconverted signal from front-end mixer, drives external filter (hi-Z output, open collector)         37       IFIP1       Analog I/P       Input to IF limiting amplifier, driven by external filter (600 Ω impedance, internally set)         38       DC1A       Analog DC       External capacitor c                                                                                                                                                                                                                                                                                                                                                                                                                                       | 21  | VEE4     | Ground     | LO2 VCO ground                                                           |
| 24       VCOA       Analog I/P       VCO tank force line         25       VCOB       Analog O/P       VCO tank sense line         26       VCOADJ       Analog I/P       Controls amplitude of buffered LO2 VCO output         27       OSCOP       Analog O/P       Buffered LO2 output (+)         28       OSCOPB       Analog O/P       Buffered LO2 output (-)         29       VCC5       DC Supply       1st IF supply voltage         30       VEE5       Ground       1st IF ground         31       IPDC       Analog DC       External capacitor connection for decoupling 1st IF bias point         32       IP1       Analog I/P       1st IF input signal         33       VCC1       DC Supply       IF limiting amplifier supply voltage         34       VEE1       Ground       IF limiting amplifier ground         35       IF1       Analog O/P       Downconverted signal from front-end mixer, drives external filter (hi-Z output, open collector)         37       IFIP1       Analog I/P       Input to IF limiting amplifier, driven by external filter (600 Ω impedance, internally set)         38       DC1A       Analog DC       External capacitor connection for decoupling IF limiting amplifier         39       VCC2       DC Supply       IF limiting a                                                                                                                                                                                                                                                                                                                                                                                                                                       | 22  | VCC4     | DC Supply  | LO2 VCO supply voltage                                                   |
| 25       VCOB       Analog O/P       VCO tank sense line         26       VCOADJ       Analog I/P       Controls amplitude of buffered LO2 VCO output         27       OSCOP       Analog O/P       Buffered LO2 output (+)         28       OSCOPB       Analog O/P       Buffered LO2 output (-)         29       VCC5       DC Supply       1st IF supply voltage         30       VEE5       Ground       1st IF ground         31       IPDC       Analog DC       External capacitor connection for decoupling 1st IF bias point         32       IP1       Analog I/P       1st IF input signal         33       VCC1       DC Supply       IF limiting amplifier supply voltage         34       VEE1       Ground       IF limiting amplifier ground         35       IF1       Analog O/P       Downconverted signal from front-end mixer, drives external filter (hi-Z output, open collector)         37       IFIP1       Analog I/P       Input to IF limiting amplifier, driven by external filter (600 Ω impedance, internally set)         38       DC1A       Analog DC       External capacitor connection for decoupling IF limiting amplifier         39       VCC2       DC Supply       IF limiting amplifier supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 23  | AGC      | Analog DC  | External capacitor connection to compensate LO2 VCO AGC loop             |
| 26       VCOADJ       Analog I/P       Controls amplitude of buffered LO2 VCO output         27       OSCOP       Analog O/P       Buffered LO2 output (+)         28       OSCOPB       Analog O/P       Buffered LO2 output (-)         29       VCC5       DC Supply       1st IF supply voltage         30       VEE5       Ground       1st IF ground         31       IPDC       Analog DC       External capacitor connection for decoupling 1st IF bias point         32       IP1       Analog I/P       1st IF input signal         33       VCC1       DC Supply       IF limiting amplifier supply voltage         34       VEE1       Ground       IF limiting amplifier ground         35       IF1       Analog O/P       Downconverted signal from front-end mixer, drives external filter (hi-Z output, open collector)         37       IFIP1       Analog I/P       Input to IF limiting amplifier, driven by external filter (600 Ω impedance, internally set)         38       DC1A       Analog DC       External capacitor connection for decoupling IF limiting amplifier         39       VCC2       DC Supply       IF limiting amplifier supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 24  | VCOA     | Analog I/P | VCO tank force line                                                      |
| 27       OSCOP       Analog O/P       Buffered LO2 output (+)         28       OSCOPB       Analog O/P       Buffered LO2 output (-)         29       VCC5       DC Supply       1st IF supply voltage         30       VEE5       Ground       1st IF ground         31       IPDC       Analog DC       External capacitor connection for decoupling 1st IF bias point         32       IP1       Analog I/P       1st IF input signal         33       VCC1       DC Supply       IF limiting amplifier supply voltage         34       VEE1       Ground       IF limiting amplifier ground         35       IF1       Analog O/P       Downconverted signal from front-end mixer, drives external filter (hi-Z output, open collector)         37       IFIP1       Analog I/P       Input to IF limiting amplifier, driven by external filter (600 Ω impedance, internally set)         38       DC1A       Analog DC       External capacitor connection for decoupling IF limiting amplifier         39       VCC2       DC Supply       IF limiting amplifier supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 25  | VCOB     | Analog O/P | VCO tank sense line                                                      |
| 28       OSCOPB       Analog O/P       Buffered LO2 output (-)         29       VCC5       DC Supply       1st IF supply voltage         30       VEE5       Ground       1st IF ground         31       IPDC       Analog DC       External capacitor connection for decoupling 1st IF bias point         32       IP1       Analog I/P       1st IF input signal         33       VCC1       DC Supply       IF limiting amplifier supply voltage         34       VEE1       Ground       IF limiting amplifier ground         35       IF1       Analog O/P       Downconverted signal from front-end mixer, drives external filter (hi-Z output, open collector)         37       IFIP1       Analog I/P       Input to IF limiting amplifier, driven by external filter (600 Ω impedance, internally set)         38       DC1A       Analog DC       External capacitor connection for decoupling IF limiting amplifier         39       VCC2       DC Supply       IF limiting amplifier supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 26  | VCOADJ   | Analog I/P | Controls amplitude of buffered LO2 VCO output                            |
| 29       VCC5       DC Supply       1st IF supply voltage         30       VEE5       Ground       1st IF ground         31       IPDC       Analog DC       External capacitor connection for decoupling 1st IF bias point         32       IP1       Analog I/P       1st IF input signal         33       VCC1       DC Supply       IF limiting amplifier supply voltage         34       VEE1       Ground       IF limiting amplifier ground         35       IF1       Analog O/P       Downconverted signal from front-end mixer, drives external filter (hi-Z output, open collector)         37       IFIP1       Analog I/P       Input to IF limiting amplifier, driven by external filter (600 Ω impedance, internally set)         38       DC1A       Analog DC       External capacitor connection for decoupling IF limiting amplifier         39       VCC2       DC Supply       IF limiting amplifier supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 27  | OSCOP    | Analog O/P | Buffered LO2 output (+)                                                  |
| 30VEE5Ground1st IF ground31IPDCAnalog DCExternal capacitor connection for decoupling 1st IF bias point32IP1Analog I/P1st IF input signal33VCC1DC SupplyIF limiting amplifier supply voltage34VEE1GroundIF limiting amplifier ground35IF1Analog O/PDownconverted signal from front-end mixer, drives external filter (hi-Z output, open collector)37IFIP1Analog I/PInput to IF limiting amplifier, driven by external filter (600 Ω impedance, internally set)38DC1AAnalog DCExternal capacitor connection for decoupling IF limiting amplifier39VCC2DC SupplyIF limiting amplifier supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 28  | OSCOPB   | Analog O/P | Buffered LO2 output (-)                                                  |
| 30VEE5Ground1st IF ground31IPDCAnalog DCExternal capacitor connection for decoupling 1st IF bias point32IP1Analog I/P1st IF input signal33VCC1DC SupplyIF limiting amplifier supply voltage34VEE1GroundIF limiting amplifier ground35IF1Analog O/PDownconverted signal from front-end mixer, drives external filter (hi-Z output, open collector)37IFIP1Analog I/PInput to IF limiting amplifier, driven by external filter (600 Ω impedance, internally set)38DC1AAnalog DCExternal capacitor connection for decoupling IF limiting amplifier39VCC2DC SupplyIF limiting amplifier supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 29  | VCC5     | DC Supply  | 1st IF supply voltage                                                    |
| 32       IP1       Analog I/P       1st IF input signal         33       VCC1       DC Supply       IF limiting amplifier supply voltage         34       VEE1       Ground       IF limiting amplifier ground         35       IF1       Analog O/P       Downconverted signal from front-end mixer, drives external filter (hi-Z output, open collector)         37       IFIP1       Analog I/P       Input to IF limiting amplifier, driven by external filter (600 Ω impedance, internally set)         38       DC1A       Analog DC       External capacitor connection for decoupling IF limiting amplifier         39       VCC2       DC Supply       IF limiting amplifier supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 30  | VEE5     |            |                                                                          |
| 33       VCC1       DC Supply       IF limiting amplifier supply voltage         34       VEE1       Ground       IF limiting amplifier ground         35       IF1       Analog O/P       Downconverted signal from front-end mixer, drives external filter (hi-Z output, open collector)         37       IFIP1       Analog I/P       Input to IF limiting amplifier, driven by external filter (600 Ω impedance, internally set)         38       DC1A       Analog DC       External capacitor connection for decoupling IF limiting amplifier         39       VCC2       DC Supply       IF limiting amplifier supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 31  | IPDC     | Analog DC  | External capacitor connection for decoupling 1st IF bias point           |
| 34       VEE1       Ground       IF limiting amplifier ground         35       IF1       Analog O/P       Downconverted signal from front-end mixer, drives external filter (hi-Z output, open collector)         37       IFIP1       Analog I/P       Input to IF limiting amplifier, driven by external filter (600 Ω impedance, internally set)         38       DC1A       Analog DC       External capacitor connection for decoupling IF limiting amplifier         39       VCC2       DC Supply       IF limiting amplifier supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 32  | IP1      | Analog I/P | 1st IF input signal                                                      |
| <ul> <li>35 IF1 Analog O/P Downconverted signal from front-end mixer, drives external filter (hi-Z output, open collector)</li> <li>37 IFIP1 Analog I/P Input to IF limiting amplifier, driven by external filter (600 Ω impedance, internally set)</li> <li>38 DC1A Analog DC External capacitor connection for decoupling IF limiting amplifier</li> <li>39 VCC2 DC Supply IF limiting amplifier supply voltage</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 33  | VCC1     | DC Supply  | IF limiting amplifier supply voltage                                     |
| 37       IFIP1       Analog I/P       Input to IF limiting amplifier, driven by external filter (600 Ω impedance, internally set)         38       DC1A       Analog DC       External capacitor connection for decoupling IF limiting amplifier         39       VCC2       DC Supply       IF limiting amplifier supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 34  | VEE1     | Ground     | IF limiting amplifier ground                                             |
| 38       DC1A       Analog DC       External capacitor connection for decoupling IF limiting amplifier         39       VCC2       DC Supply       IF limiting amplifier supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 35  | IF1      | Analog O/P |                                                                          |
| 39 VCC2 DC Supply IF limiting amplifier supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 37  | IFIP1    | Analog I/P |                                                                          |
| 39 VCC2 DC Supply IF limiting amplifier supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 38  | DC1A     | Analog DC  | External capacitor connection for decoupling IF limiting amplifier       |
| 40 VEE2 Ground IF limiting amplifier ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 39  | VCC2     | DC Supply  |                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 40  | VEE2     | Ground     | IF limiting amplifier ground                                             |

| HPMX-5002 1 | Pin l | Descript | tion, | continued |
|-------------|-------|----------|-------|-----------|
|-------------|-------|----------|-------|-----------|

| No.     | Mnemonic | I/O Type  | Description                                                            |
|---------|----------|-----------|------------------------------------------------------------------------|
| 41      | DC1B     | Analog DC | External capacitor connection for decoupling IF limiting amplifier     |
| 42      | VSUB     | Ground    | Substrate connection                                                   |
| 43      | XLO      | CMOS I/P  | Controls bias to VCO and PLL components in conjunction with PLL pin    |
| 44      | PLL      | CMOS I/P  | Controls bias to VCO and PLL components in conjunction with XLO pin    |
| 45      | RX       | CMOS I/P  | Controls bias to receive signal path, RSSI, data slicer                |
| 47      | BGR      | Analog DC | External capacitor connection for decoupling bandgap reference voltage |
| 18,19,  | N/C      | Not       | All unconnected pins should be connected to a low-noise ground         |
| 36, 46, |          | connected |                                                                        |
| 48      |          |           |                                                                        |

**Table 1: HPMX-5002 Mode Control** (CMOS Logic Levels)

| <b>Logic State</b> | Mode | PLL | XLO | RX | Sections ON (Note a) | Current @ 3.0 V |        |
|--------------------|------|-----|-----|----|----------------------|-----------------|--------|
| 0                  | _    | 0   | 0   | 0  | RxP/VCO/—            | 14 mA           |        |
| 1                  | TX   | 0   | 0   | 1  | —/VCO/—              | 8.2 mA          |        |
| 2                  | _    | 0   | 0   | 0  | RxP/—/—              | 8.25 mA         |        |
| 3                  | _    | 0   | 1   | 1  | —/—/—                | 2.48 mA         | Note b |
| 4                  | RX   | 1   | 0   | 0  | RxP/VCO/DIV          | 19.2 mA         |        |
| 5                  | PLL  | 1   | 0   | 1  | —/VCO/DIV            | 13.4 mA         |        |
| 6                  | _    | 1   | 1   | 0  | RxP/—/—              | 8.26 mA         |        |
| 7                  | STBY | 1   | 1   | 1  | -/-/-                | 7.0 μΑ          |        |

**Table 2: HPMX-5002 PLL Divider Programming** (CMOS Logic Levels)

| ` '            |      |      |      |
|----------------|------|------|------|
| REF divide by: | DIV1 | DIV2 | DIV3 |
| 9              | 1    | 0    | X    |
| 12             | 0    | 0    | X    |
| 16             | 0    | 1    | X    |
| Not defined    | 1    | 1    | X    |
| LO2 divide by: |      |      |      |
| 90             | X    | X    | 0    |
| 216            | X    | X    | 1    |
|                |      |      |      |

#### Note a:

RxP = Receive Path (Mixer, Limiter, Discriminator, RSSI, Opamp, Data Slicer). VCO = VCO, AGC.

DIV = Dividers and Phase Frequency Detector. Text explanation is in Modes of Operation.

#### Note b

Mode 3 is NOT a Standby Mode. Bandgap reference + 1st down convert mixer are still on (input amplifier of first down convert mixer is off).



Figure 2. HPMX-5002 Detailed Block Diagram.

## **Functional Description**

Please refer to Figure 2, Detailed Block Diagram, above. Figure 2 contains a graphical representation of all 32 active signal pins of the HPMX-5002. For clarity, the supply, ground, and substrate pins are deleted.

#### Modes of Operation

The HPMX-5002 supports four basic modes of operation. The logic states necessary to program each mode are listed in Table 1, Mode Programming. The modes are:

#### Receive mode (RX),

which is used during the receive time slot in DECT systems. All blocks are powered on in this mode.

#### LO2 synthesis mode (PLL),

which enables the IC to achieve phase lock without biasing the receive signal path, thus saving power. This is very useful for DECT blind-slot applications.

#### Transmit mode (TX),

designed for use when the LO2 VCO is directly modulated by the DECT data stream for subsequent up-conversion to the channel frequency (with the HPMX-5001 DECT Upconverter/Downconverter). In this mode, only the VCO and LO2 output buffer are biased and operational. In order to use the LO2 VCO as a modulation source, it is necessary to first program the HPMX-5002 in PLL mode. Once the loop has achieved lock, the PLL is then disabled by setting the PLL pin to a logic 0. This puts the VCO into "flywheel" operation, preventing the PLL from interfering with the modulation of the VCO. Leakage in the tank circuit shown in Figure 3 allows the VCO to drift at a rate of 2.5 kHz per mS, well within the DECT specs of 13 kHz per mS.

### Standby mode,

where all blocks are powered down. This mode allows the system designer to effectively turn the IC off without having to use battery control, and also allows the IC to change quickly to an active mode.

A short text description of Table 1 is summarized below:

PLL low: Forces DIV off

PLL high: DIV is on only if XLO is 0

XLO low: Forces VCO on

XLO high: Forces VCO off, DIV off

RX low: Forces RX on RX high: Forces RX off

# Detailed Circuit Description

#### **PLL Section**

The PLL section of the HPMX-5002 contains three major sections: a set of reference and LO2 dividers, a phase/frequency detector with charge pump, and a lock detector.

The dividers for both the reference and LO2 signals in the PLL section are programmable to accommodate the most popular DECT reference frequencies and also to enable the use of higher 1st IF frequencies if desired. Figure 3 illustrates the logic states necessary to program both the reference and LO2 dividers.

The reference divider ratios were selected to conform to the three most popular DECT reference frequencies of 10.368 MHz, 13.824 MHz, and 18.432 MHz. The LO2 divider values allow the use of either a 110.592 MHz or 112.32 MHz 1st IF with a divide value of 90 (which yields a LO2 of 103.68 MHz). In addition, the divide by 216 value permits the use of a much higher 1st IF (222.91 MHz, with a corresponding LO2 of 248.832 MHz), which enables the use of much smaller SAW filters and relaxes the image filtering requirements.

The phase/frequency detector also incorporates a lock detection feature. The user must supply a decoupling capacitor (recommended value of 1 nF) from the LKFIL pin to ground. If the loop is not in phase lock, the LKDET pin will sink up to 1 mA. This open collector output is utilized so that this signal can be wire-ORed with other lock detection circuits, such as from the 1LO portion of the system. The pullup resistor can also be tied to the CMOS positive supply, thus eliminating potential problems with CMOS logic high voltages when different positive supplies are used between the radio and the baseband processor. When the PLL loop phase error is less than approximately 0.3 radians, the LKDET current sink goes to zero.

#### **VCO Section**

The VCO section has two major components, a sustaining amplifier and a buffered external output. The sustaining amplifer is designed to be used with an external tank circuit, and incorporates a force (VCOA) and sense (VCOB) architecture to reduce the effects of package parasitics. As described earlier, the VCOB pin may be overdriven by an external LO, in which case the on-chip sustaining amplifier acts as a buffer stage before the downconverting mixer.

The buffered external output is a differential signal (OSCOP, OSCOPB). The buffer also incorporates an AGC loop in order to provide a sinusoidal output signal with constant amplitude which is insensitive to variations in tank Q and loading. This helps to suppress harmonics and eliminates therefore the need for an upconversion filter if the HPMX-5002 is used in a system together with the 2.5 GHz upconverter/downconverter HPMX-5001. The AGC requires an external compensation capacitor (recommended value 1 nF) from the AGC pin to ground.

#### **Signal Path**

The input to the HPMX-5002 is an AC-coupled IF signal (IP1). The input buffer before the downconverting mixer requires a decoupling capacitor from the IPDC pin to ground (recommended value 10 pF).

The buffered input is then mixed with the LO2, and the output of the mixer (IF1) drives an off-chip bandpass filter centered at the IF2 frequency (6.9 MHz for a 110.592 MHz 1IF). The filtered signal is then fed to the IFIP1 pin, which is

the input to the limiting amplifier chain. The limiting amplifier requires two external decoupling capacitors from pins DC1A and DC1B to ground (recommended value 10 nF).

The limiting amplifier chain also feeds the Received Signal Strength Indicator (RSSI) block. The RSSI signal is monotonic over a 75 dB dynamic range, and in its linear range varies at 17 mV/dB. The RSSI signal is designed to be digitized by the CMOS burst mode controller.

The output of the limiting amplifier (IFOP1) drives the discriminator circuit. This signal is fed directly to one of the input ports of a Gilbert cell mixer, and it also drives an external quadrature network (with a recommended Q of 8 for optimum performance). The output of the external quadrature network is then fed into the other input port of the Gilbert cell (via the DMOD pin). The output of the Gilbert cell is taken at the DMODOP pin, which drives an external lowpass filter. To aid in the construction of the filter, a buffer stage is included on-chip. The BUF1 pin is the noninverting input of the buffer, and BUF2 is the output, which is also connected to the input of the data slicer.

The data slicer operates on a dual time constant architecture, controlled via the TCSET pin. During the preamble portion of a DECT timeslot (with TCSET set to 1), the data slicer quickly acquires the midpoint voltage of the incoming data stream, correcting any DC offsets that may have occurred due to frequency deviations within the DECT specification. The value of this initial time

constant is determined by an internal resistor of 250  $\Omega$  (Figure 7) and an external capacitor connected between TCNT and ground. A 10 nF capacitor allows the accurate acquisition of the midpoint voltage within half of the 16-bit DECT preamble.

Once the midpoint voltage has been acquired, TCSET is then forced to a 0, and the time constant of the midpoint voltage tracking circuit is increased by a factor of 80 due to the increase of the internal resistor to 20 k  $\Omega$  (Figure 7). This effectively freezes the midpoint voltage from any variations due to normal data transitions, but still allows for some correction of frequency drifts during the data burst.

The output of the data slicer (DATOP) is a CMOS-compatible bitstream. However, it is recommended that an external NPN amplifier stage be used to drive the CMOS baseband processor, in order to minimize the amount of ground and supply currents in the HPMX-5002 which might desensitize the chip.



All other connections go to Burst Mode Controller, power source, or ground.

Figure 3. Typical HPMX-5002 Application with HPMX-5001 T/R Chip.



Figure 4. HPMX-5002 Internal and Equivalent Circuits, Pins 1-5.



Figure~5.~HPMX-5002~Internal~and~Equivalent~Circuits,~Pins~8,~9,~11,~24,~25,~27,~and~28.



Figure 6. HPMX-5002 Internal and Equivalent Circuits, Pins 32, 35, and 37.



Figure 7. HPMX-5002 Data Filter and Bit Slicer Circuits.





Example: component values for the filter topology in (b) are:

$$\begin{array}{ll} \text{C1} = 24 \text{ pF} & \text{L1} = 27 \text{ } \mu\text{H} \\ \text{C2} = 82 \text{ pF} & \text{L2} = 82 \text{ } \mu\text{H} \end{array}$$

Filter  $Z_o = 600 \Omega$ , in/out

Figure 8. Typical 2-element filter topologies for the 2nd IF stage at  $6.912\ MHz$ .



Figure 9. Typical Topology for the Quadrature Network.



# Package Dimensions 48 Pin Thin Quad Flat Package

All dimensions shown in mm.



# **Tape Dimensions and Product Orientation for Outline TQFP-48**





Cover tape width = 13.3  $\pm$  0.1 mm

Cover tape thickness = 0.051 mm (0.002 inch)

 $A_0 = 9.3 \text{ mm}$  $B_0 = 9.3 \text{ mm}$ 

 $K_0 = 2.2 \text{ mm}$ 

 $K_1 = 1.6 \text{ mm}$ 

#### NOTES

- 1. Dimensions are in millimeters
- 2. 10 sprocket hole pitch cumulative tolerance  $\pm 0.2$
- 3. Chamber not to exceed 1 mm in 100 mm
- 4. Material: black conductive Advantek™ polystyrene
- 5. A<sub>O</sub> and B<sub>O</sub> measured on a plane 0.3 mm above the bottom of the pocket.
- 6.  $K_0$  measured from a plane on the inside bottom of the pocket to the top surface of the carrier.

7. Pocket position relative to sprocket hole measured as true position of pocket, not pocket hole.

www.hp.com/go/rf

For technical assistance or the location of your nearest Hewlett-Packard sales office, distributor or representative call:

**Americas/Canada:** 1-800-235-0312 or 408-654-8675

**Far East/Australasia:** Call your local HP sales office.

Japan: (81 3) 3335-8152

Europe: Call your local HP sales office.

Data subject to change. Copyright © 1998 Hewlett-Packard Co.

Obsoletes 5967-5488E Printed in U.S.A. 5967-6372E (6/98)

**Part Number Ordering Information** 

| Part Number   | No. of Devices | Container     |
|---------------|----------------|---------------|
| HPMX-5002-STR | 10             | Strip         |
| HPMX-5002-TR1 | 1000           | Tape and Reel |
| HPMX-5002-TY1 | 250            | Tray          |