Top

Bitte beachten Sie, wir sind vom 30.10. bis zum 02.12. im Urlaub! In dieser Zeit können wir Ihre Bestellung nicht bearbeiten!
Please note, we will be closed from 10/30 to 12/02 for vacations. During this time we can`t process your order!
MC68EN360ZP25L
Previous
Next
Product 15 of 156
This product was added to our catalog on Tuesday 28 October, 2008.

MC68EN360ZP25L

Model 10219
Manufacturer Motorola
Only left 217
Ident-Code MC68EN360ZP25LR2
Date Code 2002+
Packing Unit 1
Packing cut Tape
Mounting Form PBGA-357
RoHs-conform no
Price excl. Tax:
Your Quantity1+100+ 250+ 
Price for each25.00 EUR22.50 EUR20.00 EUR
Your savings- 10%20%
Your Quantity:

 

Reviews
Quad Integrated Communication Controller (QUICC)

CPU32+ Processor (4.5 MIPS at 25 MHz)
—32-Bit Version of the CPU32 Core (Fully Compatible with the CPU32)
—Background Debug Mode
—Byte-Misaligned Addressing
• Up to 32-Bit Data Bus (Dynamic Bus Sizing for 8 and 16 Bits)
• Up to 32 Address Lines (At Least 28 Always Available)
• Complete Static Design (0–25-MHz Operation)
• Slave Mode To Disable CPU32+ (Allows Use with External Processors)
—Multiple QUICCs Can Share One System Bus (One Master)
—MC68040 Companion Mode Allows QUICC To Be an MC68040 Companion
Chip and Intelligent Peripheral (22 MIPS at 25 MHz)
—Also Supports External MC68030-Type Bus Masters
—All QUICC Features Usable in Slave Mode
• Memory Controller (Eight Banks)
—Contains Complete Dynamic Random-Access Memory (DRAM) Controller
—Each Bank Can Be a Chip Select or Support a DRAM Bank
—Up to 15 Wait States

data sheet: MC68EN360ZP25L.pdf